ZL30100
T1/E1 System Synchronizer
Overview
The ZL30100 T1/E1 System Synchronizer contains a digital phase-locked loop (DPLL), which provides timing and synchronization for multi-trunk T1 and E1 transmission equipment. The ZL30100 generates ST-BUS and other TDM clock and framing signals that are phase locked to one of two input references. It helps ensure system reliability by monitoring its references for accuracy and stability and by maintaining stable output clocks during reference switching operations and during short periods when a reference is unavailable. The ZL30100 is intended to be the central timing and synchronization resource for network equipment that complies with Telcordia, ETSI, ITU-T and ANSI network specifications. |
Simplified Block Diagram

Typical Applications
- Synchronization and timing control for multi-trunk DS1/E1 systems such as DSLAMs, gateways and PBXs
- Clock and frame pulse source for ST-BUS, GCI and other time division multiplex (TDM) buses
- Line Card synchronization for PDH system
Features & Benefits
- Supports Telcordia GR-1244-CORE Stratum 4 and Stratum 4E
- Supports ITU-T G.823 and G.824 for 2048 kbps and 1544 kbps interfaces
- Supports ANSI T1.403 and ETSI ETS 300 011 for ISDN primary rate interfaces
- Simple hardware control interface
- Accepts two input references and synchronizes to any combination of 8 kHz, 1.544 MHz, 2.048 MHz, 8.192 MHz or 16.384 MHz inputs
- Provides a range of clock outputs: 1.544 MHz, 2.048 MHz, 16.384 MHz and either 4.096 MHz and 8.192 MHz or 32.768 MHz and 65.536 MHz
- Provides 5 styles of 8 kHz framing pulses
- Holdover frequency accuracy of 1.5 x 10-7
- Lock, Holdover and selectable Out of Range indication
- Selectable loop filter bandwidth of 1.8 Hz or 922 Hz
- Less than 0.5 nspp jitter on all output clocks
- External master clock source: clock oscillator or crystal
Resources
Documentation
Application Notes
- ZLAN-68 - List of Oscillators & Crystals that can be used with Zarlink's PLL, Digital Switches with Embedded PLL & Timing over Packet Devices
- ZLAN-178 - Synchronizer Power Supply Decoupling and Layout Practices
Product Previews
Downloads, Firmware and Drivers
- BSDL Files:
- zl30100qdc.bsd
- IBIS Models:
- zl30100qdc.ibs
Applications
Typical Applications
- Synchronization and timing control for multi-trunk DS1/E1 systems such as DSLAMs, gateways and PBXs
- Clock and frame pulse source for ST-BUS, GCI and other time division multiplex (TDM) buses
- Line Card synchronization for PDH system
Parametric Search
- {{n+1}} Showing per page
Parts | Part Status | package Type | Package Carrier | {{attribute.name | noComma}} ({{attribute.type}}) |
This category has no Parametric Data! please try other Categories
Ordering
Clock Generator - 0.008MHz to 16.384MHz In - 65.536MHz Out - 64-Pin TQFP - Tray
Distributor | SKU | Stock | MOQ | Pkg | |
---|---|---|---|---|---|
Microchip Technology Inc. | .. | .. | .. | .. | Buy Now |
DigiKey | ZL30100QDG1-ND | 195 | 1 | Tray | Buy Now |
Future Electronics | 8075580 | 160 | Tray | No Stock | |
Future Electronics | 8075580 | 160 | Tray | No Stock | |
Mouser | 494-ZL30100QDG1 | 362 | 1 | Tray | Buy Now |