ZL30105
Stratum 3 Redundant System Clock Synchronizer for T1/E1/SDH, Advanced TCA and H.110
Overview
The ZL30105 is a high-performance DPLL (digital phase-locked loop) designed for synchronization and timing control of redundant system clocks requiring Stratum 3 and SDH timing specifications. The ZL30105 generates SBI, ST-BUS and other TDM clock and framing signals that are phase locked to one of three network references. It helps ensure system reliability by monitoring its references for frequency accuracy and stability and by maintaining tight phase alignment between redundant primary and secondary system clocks even in the presence of high network jitter. The ZL30105 is intended to be the central timing and synchronization resource for network equipment that complies with ITU-T, Telcordia, ETSI and ANSI network specifications. |

Typical Applications
- Synchronization and timing control for multi-trunk SDH and T1/E1 systems such as DSLAMs, Gateways and PBXs
- Clock and frame pulse source for AdvancedTCATM and other time division multiplex (TDM) buses
- 8 kHz clock multiplier
Features & Benefits
- Accepts three input references and synchronizes to any combination of 2, 8 kHz, 1.544, 2.048, 8.192, 16.384 or 19.44 MHz inputs
- Synchronizes to clock-and-sync-pair to maintain minimal phase skew between redundant system clocks
- Provides a range of clock outputs: 1.544, 2.048, 3.088, 16.384, and 19.44 MHz, and either 4.096 and 8.192 MHz or 32.768 and 65.536 MHz, and a choice of 6.312, 8.448, 44.736 or 34.368 MHz
- Provides 5 styles of 8 kHz framing pulses and a 2 kHz multi-frame pulse
- Ultra-low jitter of less than 20 psRMS on the 19.44 MHz clock
- Less than 600 psp-p intrinsic jitter on all the other clock and frame pulse outputs
- Holdover frequency accuracy of 1x10-8
- Simple hardware control interface offers manual or automatic hitless reference switching
- Supports ITU-T G.813 option 1, G.823 for 2048 kbs and G.824 for 1544 kbs interfaces
- Supports Telcordia GR-1244-CORE Stratum 3/4/4E
- Supports ANSI T1.403 and ETSI ETS 300 011 for ISDN primary rate interfaces
Resources
Documentation
Application Notes
- ZLAN-68 - List of Oscillators & Crystals that can be used with Zarlink's PLL, Digital Switches with Embedded PLL & Timing over Packet Devices
- ZLAN-178 - Synchronizer Power Supply Decoupling and Layout Practices
Product Previews
Downloads, Firmware and Drivers
- BSDL Files:
- zl30105qd.bsd
- IBIS Models:
- zl30105qd.ibs
Applications
Typical Applications
- Synchronization and timing control for multi-trunk SDH and T1/E1 systems such as DSLAMs, Gateways and PBXs
- Clock and frame pulse source for AdvancedTCATM and other time division multiplex (TDM) buses
- 8 kHz clock multiplier
Parametric Search
- {{n+1}} Showing per page
Parts | Part Status | package Type | Package Carrier | {{attribute.name | noComma}} ({{attribute.type}}) |
This category has no Parametric Data! please try other Categories
Ordering
Clock Generator 0.002MHz to 19.44MHz Input 44.736MHz Output 3 64-Pin TQFP Tray
Distributor | SKU | Stock | MOQ | Pkg | |
---|---|---|---|---|---|
Microchip Technology Inc. | .. | .. | .. | .. | Buy Now |
Arrow Electronics | ZL30105QDG1 | 11 | 1 | .. | Buy Now |
DigiKey | ZL30105QDG1-ND | 160 | Tray | No Stock | |
Future Electronics | 4113192 | 160 | Tray | No Stock | |
Future Electronics | 4113192 | 160 | Tray | No Stock |