# RTG4<sup>™</sup> FPGA ### Introduction RTG4™ FPGAs integrate Microchip's fourth-generation Flash-based FPGA fabric and high-performance interfaces, such as SerDes on a single chip, while maintaining the resistance to radiation-induced configuration upsets in the harshest radiation environments, such as space flight (LEO, MEO, GEO, HEO, and deep space), high-altitude aviation, medical electronics, and nuclear power plant control. The RTG4 family offers up to 151,824 registers, which are hardened by design against radiation-induced SEUs. ### **Export Control Classification Number (ECCN)** For ECCN, visit the Microchip web page for Export Control Data. # **Table of Contents** | Inti | roduct | ion | 1 | |------|--------|---------------------------------------------------------|----| | 1. | Featu | ures and Benefits | 3 | | | 1.1. | Radiation Tolerance | 3 | | | 1.2. | High-Performance FPGA | 3 | | | 1.3. | High-Speed Serial Interfaces | 3 | | | 1.4. | High-Speed Memory Interfaces | 3 | | | 1.5. | Specifications | 4 | | 2. | RTG4 | Device Block Diagram | 5 | | 3. | RTG4 | Ordering Information | 6 | | 4. | Mark | ing Specifications | 8 | | 5. | Scree | ening Flows | 9 | | 6. | RTG4 | Device Family Overview | 15 | | | 6.1. | High-Performance FPGA Fabric | 15 | | | 6.2. | High-Speed Serial Interfaces | 16 | | | 6.3. | High-Speed Memory Interfaces: DDR2/3 Memory Controllers | 16 | | | 6.4. | Clock Sources: On-Chip Oscillators, PLLs, and CCCs | 17 | | | 6.5. | Programming | 17 | | | 6.6. | Radiation and Reliability | 17 | | | 6.7. | RTG4 Development Tools | 18 | | 7. | Revis | ion History | 19 | | Mic | rochip | Information | 21 | | | The N | Microchip Website | 21 | | | Prod | uct Change Notification Service | 21 | | | Custo | omer Support | 21 | | | Micro | ochip Devices Code Protection Feature | 21 | | | Lega | Notice | 21 | | | Trade | emarks | 22 | | | Qual | ity Management System | 23 | | | Worl | dwide Sales and Service | 24 | ### 1. Features and Benefits The following features are supported in RTG4 FPGAs. #### 1.1 Radiation Tolerance - Configuration memory upsets immunity to LET > 103 MeV.cm<sup>2</sup>/mg - Single-Event Latch-up (SEL) immunity to LET > 103 MeV.cm<sup>2</sup>/mg - SEU-hardened registers eliminate the need for Triple-Module Redundancy (TMR) - Immune to Single-Event Upsets (SEU) to LET > 37 MeV.cm<sup>2</sup>/mg - SEU rate < 10<sup>-12</sup> errors/bit-day (GEO Solar Min) - SRAM has a built-in Error Detection And Correction (EDAC) - Upset rate < 10<sup>-11</sup> errors/bit-day (GEO Solar Min) - Single Error Correction and Double Error Detection (SECDED) - Single-Event Transient (SET) upset rate $< 10^{-8}$ errors/bit-day (GEO Solar Min) with optional SET filter - Total Ionizing Dose (TID) > 100 krad ### 1.2 High-Performance FPGA - Efficient four-input Look-Up Tables (LUTs) with carry chains for high system performance up to 300 MHz without SET filter - 209 blocks of dual-port 24.5 Kbits SRAM (Large SRAM) with 250 MHz synchronous performance (512 × 36, 1 Kbit × 18) - 462 DSP mathblocks with 18-bit × 18-bit input signed multiplication and 44-bit output accumulator - High-performance, 300 MHz (without SET filter) across military temperature: -55 °C to 125 °C - Up to 16 Spacewire clock and data recovery circuitry instances, allowing Spacewire interface up to 200 Mbps **Note:** The Spacewire interface protocol is not included but can be implemented in the FPGA fabric. # 1.3 High-Speed Serial Interfaces Up to 24 lanes of 3.125 Gbps serialization/deserialization (SerDes) support the following. - XGXS/XAUI extension (to implement a 10 Gbps XGMII Ethernet PHY interface) - Native SerDes interface facilitates implementation of Serial RapidIO (SRIO) in FPGA fabric or an SGMII interface to a soft Ethernet MAC - PCI Express (PCIe) Gen1 hard IP core - ×1, ×2, and ×4 lane(s) PCI Express core - Up to 2 Kbytes maximum payload size - 64-bit/32-bit AXI/AHB initiator and target interfaces to the application layer # 1.4 High-Speed Memory Interfaces Up to two high-speed DDR2/DDR3 memory controllers supporting the following. - DDR2 and DDR3 at 333 MHz (667 Mbps) and LPDDR at 133 MHz (266 Mbps) at the maximum clock rate - EDAC option with SECDED - ×9, ×12, ×18, and ×36 bus widths ### 1.5 Specifications - 1.2V nominal core voltage - Single-ended I/Os—LVCMOS 1.2V to 3.3V, LVTTL, and PCI - Voltage reference I/Os with performance at 600+ Mbps - SSTL2, SSTL18, SSTL15, HSTL18, and HSTL15 - True LVDS (600+ Mbps) differential receiver and true current-mode driver, with a built-in termination. - Clock sources include high-precision 50 MHz embedded RC oscillator - Eight clock conditioning circuits (CCCs) with PLLs - Frequency: Input 10 MHz to 200 MHz and output 0.078 MHz to 425 MHz The following table lists the peripherals and features of the RTG4. Table 1-1. RTG4 FPGA Product Family | Peripherals | Features | RT4G150 | | | |-------------|------------------------------------------------------------|----------------------------------|--------------|----------------| | | Packages | CG1657/LG1657<br>CGG1657/LGG1657 | CQ352/CQG352 | FCG1657/FC1657 | | Logic/DSP | Maximum logic elements (LUT4 + TMR flip-flop) <sup>1</sup> | 151,824 | 151,824 | 151,824 | | | Mathblocks (18-bit × 18-bit) | 462 | 462 | 462 | | | Radiation-tolerant PLLs | 8 | 8 | 8 | | Memory | LSRAM 24.5 Kbits blocks | 209 | 209 | 209 | | | μSRAM 1.5 Kbits blocks | 210 | 210 | 210 | | | Total SRAM Mbits | 5.2 | 5.2 | 5.2 | | | μPROM Kbits | 374 | 374 | 374 | | High-Speed | SerDes lanes (4 lanes / SerDes block) | 24 | 4 | 24 | | Interface | PCIe endpoints | 2 | 1 | 2 | | | DDR SDRAM controllers with ECC | 2 | 0 | 2 | | | SpaceWire clock and data recovery circuits | 16 | 4 | 16 | | User I/Os | MSIO (3.3V) | 240 | 166 | 240 | | | MSIOD (2.5V) | 300 | 0 | 300 | | | DDRIO (2.5V) | 180 | 0 | 180 | | | Total user I/Os (Non-SerDes) | 720 | 166 | 720 | #### Note: 1. The maximum number of logic elements varies on the basis of the utilization of DSP and memories in the design. # 2. RTG4 Device Block Diagram The following figure shows the RTG4 FPGA block diagram. Figure 2-1. RTG4 Device Block Diagram # 3. RTG4 Ordering Information The following figures show the various ordering codes. Figure 3-1. Ordering Information for Ceramic Packages Figure 3-2. Ordering Information for Plastic Packages Contact your local Microchip SoC Products Group representative for device availability. For more information about device status, see DS0131: RTG4 FPGA Datasheet. # 4. Marking Specifications Microchip marks the part number on the top of every RTG4 device along with other device specifications, as shown in the following figures. Figure 4-1. RTG4 Ceramic Device Marking Specifications Figure 4-2. RTG4 Plastic Device Marking Specifications # 5. Screening Flows The following tables describe the screening flows of the RTG4 FPGAs. Table 5-1. RTG4 V Flow (QML Class V, MIL-PRF-38535) | Step | Screen | Test Method | Requirement | |------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 1 | Internal Visual | 2010, Condition A | 100% | | 2 | Serialization | In accordance with applicable Microchip device specification | 100% | | 3 | Temperature Cycling | 1010, Condition C, 10 cycles minimum | 100% | | 4 | Constant Acceleration | Not required for RTG4 flip chip technology | N/A | | 5 | Particle Impact Noise<br>Detection (PIND) | Not required for RTG4 flip chip technology | N/A | | 6 | Fine and Gross Leak | 1014 | 100% | | 7 | Radiographic (X-Ray) | Not required for RTG4 package with seam seal welding | N/A | | 8 | Pre-Burn-In Electrical<br>Parameters | In accordance with applicable Microchip device specification, with data Read and Record | 100% | | 9 | Dynamic Burn-In | 1015, Condition D, 240 hours at 125 °C or 120 hours at 150 °C minimum | 100% | | 10 | Post-Dynamic-Burn-In<br>Electrical Parameters | In accordance with applicable Microchip device specification, with data Read and Record | 100% | | 11 | Static Burn-In | 1015, Condition C, 144 hours at 125 °C or 72 hours at 150 °C minimum | 100% | | 12 | Post-Static-Burn-In Electrical<br>Parameters | In accordance with applicable Microchip device specification, with data Read and Record | 100% | | 13 | Percent Defective Allowable (PDA) Calculation | 5004, 5% Overall, 3% Functional Parameters at 25 °C | All Lots, 100% | | 14 | Final Electrical Test | In accordance with applicable Microchip device specification, with data Read and Record. Microchip device specification includes a, b, and c: | 100% | | | a. Static Tests | _ | | | | (1) 25 °C | 5005, Table 1, Subgroup 1 | | | | (2) -55 °C and +125 °C | 5005, Table 1, Subgroup 2, 3 | | | | b. Functional Tests | _ | | | | (1) 25 °C | 5005, Table 1, Subgroup 7 | | | | (2) –55 °C and +125 °C | 5005, Table 1, Subgroup 8a, 8b | | | | c. Switching Tests at 25 °C | 5005, Table 1, Subgroup 9 | | | 15 | Fine and Gross Leak | 1014 | 100% | | 16 | External Visual | 2009 | 100% | | 17 | Wafer Lot Specific Life Test<br>(Group C) | MIL-PRF-38535, Appendix B, sec. B.4.2.c | All Lots | | 18 | Assembly Lot Specific<br>Destructive Physical Analysis<br>(DPA) | MIL-STD-1580 | All Lots | - 1. For CG(G)A devices, all Assembly, Screening, and TCI testing are performed at LGA level. Only QA electrical and mechanical visual are performed after solder column attachment. - 2. RT4G150 and RT4G150L devices have the same silicon and are distinguished by screening the IDC current (measured on the VDD core supply voltage) limits at 125 °C final electrical test. **Table 5-2.** RTG4 E Flow (Microchip Extended Flow) | Step | Screen | Test Method | Requirement | |------|------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------| | 1 | Internal Visual | 2010, Condition A | 100% | | 2 | Serialization | In accordance with applicable Microchip device specification | 100% | | 3 | Temperature Cycling | 1010, Condition C, 10 cycles minimum | 100% | | 4 | Constant Acceleration | Not required for RTG4 flip chip technology | N/A | | 5 | Particle Impact Noise Detection (PIND) | Not required for RTG4 flip chip technology | N/A | | 6 | Fine and Gross Leak | 1014 | 100% | | 7 | Radiographic (X-Ray) | Not required for RTG4 package with seam seal welding | N/A | | 8 | Pre-Burn-In Electrical Parameters | In accordance with applicable Microchip device specification, with data Read and Record | 100% | | 9 | Dynamic Burn-In | 1015, Condition D, 240 hours at 125 °C or 120 hours at 150 °C minimum | 100% | | 10 | Post-Dynamic-Burn-In Electrical<br>Parameters | In accordance with applicable Microchip device specification, with data Read and Record | 100% | | 11 | Static Burn-In | 1015, Condition C, 144 hours at 125 °C or 72 hours at 150 °C minimum | 100% | | 12 | Post-Static-Burn-In Electrical<br>Parameters | In accordance with applicable Microchip device specification, with data Read and Record | 100% | | 13 | Percent Defective Allowable (PDA)<br>Calculation | 5004, 5% Overall, 3% Functional Parameters at 25 °C | All Lots, 100% | | 14 | Final Electrical Test | In accordance with applicable Microchip device specification, which includes a, b, and c: | 100% | | | a. Static Tests<br>(1) 25 °C<br>(2) –55 °C and +125 °C | | | | | b. Functional Tests<br>(1) 25 °C<br>(2) –55 °C and +125 °C | —<br>5005, Table 1, Subgroup 7<br>5005, Table 1, Subgroup 8a, 8b | | | | c. Switching Tests at 25 °C | 5005, Table 1, Subgroup 9 | | | 15 | Fine and Gross Leak | 1014 | 100% | | 16 | External Visual | 2009 | 100% | - 1. For CG(G)A devices, all Assembly, Screening, and TCI testing are performed at LGA level. Only QA electrical and mechanical visual are performed after solder column attachment. - 2. RT4G150 and RT4G150L devices have the same silicon and are distinguished by screening the IDC current (measured on the VDD core supply voltage) limits at 125 °C final electrical test. - 3. Microchip offers E Flow for users requiring additional screening beyond MIL-STD-833 Class B requirement. E Flow incorporates the majority of the screening procedures as outlined in Method 5004 of MIL-STD-883, Class S. - 4. The Quality Conformance Inspection (QCI) for E Flow devices still comply with MIL-STD-833 Class B requirement. Table 5-3. RTG4 B Flow (MIL-STD-883 Class B) | Step | Screen | Test Method | Requirement | |------|--------------------------------------------------|-------------------------------------------------------------------------------------------|----------------| | 1 | Internal Visual | 2010, Condition B | 100% | | 2 | Serialization | In accordance with applicable Microchip device specification | 100% | | 3 | Temperature Cycling | 1010, Condition C, 10 cycles minimum | 100% | | 4 | Constant Acceleration | Not required for RTG4 flip chip technology | N/A | | 5 | Particle Impact Noise Detection (PIND) | Not required for RTG4 flip chip technology | N/A | | 6 | Fine and Gross Leak | 1014 | 100% | | 7 | Pre-Burn-In Electrical Parameters | In accordance with applicable Microchip device specification | 100% | | 8 | Dynamic Burn-In | 1015, Condition D, 160 hours at 125 °C or 80 hours at 150 °C minimum | 100% | | 9 | Percent Defective Allowable (PDA)<br>Calculation | 5004, 5% | All Lots, 100% | | 10 | Final Electrical Test | In accordance with applicable Microchip device specification, which includes a, b, and c: | 100% | | | a. Static Tests | _ | | | | (1) 25 °C | 5005, Table 1, Subgroup 1 | | | | (2) –55 °C and +125 °C | 5005, Table 1, Subgroup 2, 3 | | | | b. Functional Tests | _ | | | | (1) 25 °C | 5005, Table 1, Subgroup 7 | | | | (2) –55 °C and +125 °C | 5005, Table 1, Subgroup 8a, 8b | | | | c. Switching Tests at 25 °C | 5005, Table 1, Subgroup 9 | | | 11 | External Visual | 2009 | 100% | - 1. For CG(G)A devices, all Assembly, Screening, and TCI testing are performed at LGA level. Only QA electrical and mechanical visual are performed after solder column attachment. - 2. RT4G150 and RT4G150L devices have the same silicon and are distinguished by screening the IDC current (measured on the VDD core supply voltage) limits at 125 °C final electrical test. Table 5-4. RTG4 R Flow (Microchip Sub-QML Flow) | | · · · · · · · · · · · · · · · · · · · | · | | |------|--------------------------------------------------|-------------------------------------------------------------------------------------------|----------------| | Step | Screen | Test Method | Requirement | | 1 | Internal Visual | 2010, Condition B | 100% | | 2 | Serialization | In accordance with applicable Microchip device specification | 100% | | 3 | Temperature Cycling | 1010, Condition C, 10 cycles minimum | 100% | | 4 | Constant Acceleration | Not required for RTG4 flip chip technology | N/A | | 5 | Particle Impact Noise Detection (PIND) | Not required for RTG4 flip chip technology | N/A | | 6 | Fine and Gross Leak | 1014 | 100% | | 7 | Pre-Burn-In Electrical Parameters | In accordance with applicable Microchip device specification | 100% | | 8 | Dynamic Burn-In | 1015, Condition D, 160 hours at 125 °C or 80 hours at 150 °C minimum | 100% | | 9 | Percent Defective Allowable (PDA)<br>Calculation | 5004, 5% | All Lots, 100% | | 10 | Final Electrical Test | In accordance with applicable Microchip device specification, which includes a, b, and c: | 100% | | | a. Static Tests | _ | | | | (1) 25 °C | 5005, Table 1, Subgroup 1 | | | | (2) -55 °C and +125 °C | 5005, Table 1, Subgroup 2, 3 | | | | b. Functional Tests | _ | | | | (1) 25 °C | 5005, Table 1, Subgroup 7 | | | | (2) -55 °C and +125 °C | 5005, Table 1, Subgroup 8a, 8b | | | | c. Switching Tests at 25 °C | 5005, Table 1, Subgroup 9 | | | 11 | External Visual | 2009 | 100% | | | | | | - 1. For CG(G)A devices, all Assembly, Screening, and TCI testing are performed at LGA level. Only QA electrical and mechanical visual are performed after solder column attachment. - 2. RT4G150 and RT4G150L devices have the same silicon and are distinguished by screening the IDC current (measured on the VDD core supply voltage) limits at 125 °C final electrical test. - 3. R Flow is one of Microchip's Sub-QML screening flows. R flow has the same test and screening as B flow. More details on R flow terms and conditions can be found in Sub-QML FPGAs Screening Flows. Table 5-5. RTG4 Mil-Ceramic Flow (Microchip Sub-QML Flow) | Step | Screen | Test Method | Requirement | |------|------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------| | 1 | Internal Visual | 2010, Condition B | 100% | | 2 | Serialization | In accordance with applicable Microchip device specification | 100% | | 3 | Temperature Cycling | 1010, Condition C, 10 cycles minimum | 100% | | 4 | Fine and Gross Leak | 1014 | 100% | | 5 | Final Electrical Test | In accordance with applicable Microchip device specification, which includes a, b, and c: | 100% | | | a. Static Tests<br>(1) 25 °C<br>(2) –55 °C and +125 °C | — 5005, Table 1, Subgroup 1 5005, Table 1, Subgroup 2, 3 | | | | b. Functional Tests<br>(1) 25 °C<br>(2) –55 °C and +125 °C | —<br>5005, Table 1, Subgroup 7<br>5005, Table 1, Subgroup 8a, 8b | | | | c. Switching Tests at 25 °C | 5005, Table 1, Subgroup 9 | | | 6 | External Visual | 2009 | QA Sample | - 1. For CG(G)A devices, all Assembly and Screening testing are performed at LGA level. Only QA electrical and mechanical visual are performed after solder column attachment. - 2. RT4G150 and RT4G150L devices have the same silicon and are distinguished by screening the IDC current (measured on the VDD core supply voltage) limits at 125 °C final electrical test. - 3. Mil-Ceramic Flow is one of Microchip's Sub-QML screening flows. More details on Mil-Ceramic flow terms and conditions can be found in Sub-QML FPGAs Screening Flows. **Table 5-6.** RTG4 Mil-Plastic Flow (Microchip Sub-QML Flow) | Step | Screen | Test Method | Requirement | |------|------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------| | 1 | Final Electrical Test | In accordance with applicable Microchip device specification, which includes a, b, and c: | 100% | | | a. Static Tests<br>(1) 25 °C<br>(2) –55 °C and +125 °C | | | | | b. Functional Tests<br>(1) 25 °C<br>(2) –55 °C and +125 °C | — 5005, Table 1, Subgroup 7 5005, Table 1, Subgroup 8a, 8b | | | | c. Switching Tests at 25 °C | 5005, Table 1, Subgroup 9 | | | 2 | External Visual | 2009 | QA Sample | - 1. All Assembly and Screening are performed at LGA level. Only QA electrical and mechanical visual are performed after solder ball attachment. - 2. RT4G150 and RT4G150L devices have the same silicon and are distinguished by screening the IDC current (measured on the VDD core supply voltage) limits at 125 °C final electrical test. - 3. Mil-Plastic Flow is one of Microchip's Sub-QML screening flows. More details on Mil-Plastic flow terms and conditions can be found in Sub-QML FPGAs Screening Flows. - 4. RTG4 plastic package is non-hermetic. **Table 5-7.** RTG4 PROTO Flow (Microchip RT-PROTO Flow) | Step | Screen | Test Method | Requirement | |------|-----------------------------|-------------------------------------------------------------------------------------------|-------------| | 1 | Final Electrical Test | In accordance with applicable Microchip device specification, which includes a, b, and c: | 100% | | | a. Static Tests | _ | | | | (1) 25 °C | 5005, Table 1, Subgroup 1 | | | | (2) –55 °C and +125 °C | 5005, Table 1, Subgroup 2, 3 | | | | b. Functional Tests | _ | | | | (1) 25 °C | 5005, Table 1, Subgroup 7 | | | | (2) –55 °C and +125 °C | 5005, Table 1, Subgroup 8a, 8b | | | | c. Switching Tests at 25 °C | 5005, Table 1, Subgroup 9 | | | 2 | Dimple Process | In accordance with applicable Microchip device specification | 100% | | 3 | External Visual | 2009 | QA Sample | - 1. For column and ball grid array packages, all Assembly and Screening are performed at LGA level. Only QA electrical and mechanical visual are performed after solder column and ball attachment. - 2. RT4G150 and RT4G150L devices have the same silicon and are distinguished by screening the IDC current (measured on the VDD core supply voltage) limits at 125 °C final electrical test. - 3. RTG4 PROTO follows Microchip RT-PROTO guidelines which can be found in RT-PROTO FPGA Description. - 4. RTG4 PROTO FPGAs are offered in ceramic and plastic packages. The hermeticity of the lid seal is not guaranteed. ## 6. RTG4 Device Family Overview RTG4 FPGAs integrate Microchip's fourth-generation Flash-based FPGA fabric and high-performance interfaces, such as SerDes on a single chip, while maintaining the resistance to radiation-induced configuration upsets in harsh radiation environments. For example, space flight (LEO, MEO, GEO, HEO, and deep space), high-altitude aviation, medical electronics, and nuclear power plant control. The RTG4 family offers up to 151,824 registers, which are hardened by design against radiation-induced SEUs. Each RTG4 logic element includes an LUT4 with fast carry chains providing high-performance FPGA fabric up to 300 MHz. There are multiple embedded memory options and embedded multiply-accumulate blocks for digital signal processing (DSP) up to 300 MHz. A high-speed serial interface provides 3.125 Gbps native SerDes communication, while double data rate DDR2/DDR3/LPDDR memory controllers provide high-speed memory interfaces. ### 6.1 High-Performance FPGA Fabric Built on 65 nm process technology, the RTG4 FPGA fabric is composed of the logic module, LSRAM, $\mu$ SRAM, and mathblocks. The logic module is the basic logic element and supports the following advanced features. - A fully permutable four-input LUT optimized for lowest power. - A dedicated carry chain based on carry look-ahead technique. - A separate SEU-hardened flip-flop that can be used independently from LUT. Each flip-flop has its own synchronous reset. There are up to 206 asynchronous resets that drive RTG4 flip-flops devices. The four-input LUTs are configured either to implement a four-input combinatorial function, or to implement an arithmetic function, where the LUT output is XORed with the carry input to generate the SUM output. #### 6.1.1 Dual-Port LSRAM LSRAM block is targeted for storing large amounts of data for use with various operations. Each LSRAM block stores up to 24,576 bits. It contains port A and port B data ports. The LSRAM block is synchronous for read and write operations. Operations are triggered on the rising edge of the clock. The data output ports of the LSRAM have pipeline registers, which have control signals that are independent of the SRAM's control signals. An optional EDAC is built-in based on single error correction and double error detection. EDAC is enabled to mitigate the impact of SEU in the LSRAM. #### 6.1.2 Three-Port µSRAM $\mu$ SRAM block is the second type of SRAM block that is embedded in the fabric of the RTG4 devices. The $\mu$ SRAM block is a three-port SRAM. It has port A and port B for read operations and port C for write operations. The two read ports are independent of each other and perform read operations in both synchronous and asynchronous modes. The write port is always synchronous. The $\mu$ SRAM block stores up to 1,536 bits. These $\mu$ SRAM blocks are primarily targeted for building embedded FIFOs to be used by any embedded fabric initiator. The $\mu$ SRAM block is also used to store DSP coefficients. Optional built-in EDAC is enabled to mitigate the impact of SEU in the $\mu$ SRAM. #### 6.1.3 µPROM Non-Volatile Memory $\mu$ PROM is a non-volatile Flash memory, which uses the same Flash technology as the FPGA configuration cells. $\mu$ PROM is immune to memory upsets and has a TID performance beyond 100 krad, similar to the FPGA Flash configuration cells. RTG4 devices have up to 374 Kbits of $\mu$ PROM memory. $\mu$ PROM can be used for power-on initialization of RAMs and embedded IPs, as well as storage for DSP coefficients. The $\mu$ PROM has a read performance of 50 MHz. #### 6.1.4 Mathblocks for DSP Applications The fundamental building block in any DSP algorithm is the Multiply Accumulate (MACC) function. The RTG4 FPGA device implements a custom 18-bit × 18-bit MACC (18 × 18 MACC) block for efficient implementation of complex DSP algorithms, such as Finite Impulse Response (FIR) filters, Infinite Impulse Response (IIR) filters, and Fast Fourier Transform (FFT) for filtering and image processing applications. Each mathblock has the following capabilities. - Supports 18 × 18 signed multiplications natively (A[17:0] × B[17:0]) - Supports dot product, and the multiplier computes: (A[8:0] × B[17:9] + A[17:9] × B[8:0]) × 29 - Built-in addition, subtraction, and accumulation units to combine multiplication results efficiently In addition to the basic MACC function, DSP algorithms need small amounts of RAM for coefficients and larger RAMs for data storage. RTG4 $\mu$ SRAMs are suited to serve the needs of coefficient storage, while the LSRAMs are used for data storage. ### 6.2 High-Speed Serial Interfaces This section describes the high-speed interfaces of the RTG4 FPGAs. #### 6.2.1 SerDes Interface RTG4 has up to six 3.125 Gbps quad SerDes transceivers, each supporting the following. - Four SerDes/EPCS lanes (24 total SerDes lanes) - The native SerDes interface facilitates implementation of SRIO in fabric or a 10 Gigabit media independent interface (SGMII) for a soft Ethernet ### 6.2.2 PCI Express PCI Express (PCIe) is a high-speed, packet-based, point-to-point, low pin count, and serial interconnect bus. The RTG4 family has embedded high-speed serial interface blocks. Each SerDes block contains a PCIe system block. The PCIe system is connected to the SerDes block, and following are the main features supported. - Supports ×1, ×2, and ×4 lane configuration - Endpoint configuration only - PCIe Base Specification Revision 2.0 (at Gen1 rate of 2.5 Gbps only) - 5 Gbps compliant - Embedded receive (2 Kbytes), transmit (1 Kbyte), and retry (1 Kbyte) buffer dual-port RAM implementation - Up to 2 Kbytes maximum payload size - 64-bit AXI or 32-bit/64-bit AHBL initiator and target interface to the application layer - 32-bit APB interface to access configuration and status registers of PCIe system - Up to 3 bit × 64 bit base address registers - One Virtual Channel (VC) #### 6.2.3 XAUI/XGXS Extension The XAUI/XGXS extension uses four SerDes channels, operating at 3.125 Gbps to allow the user to implement a 10 Gbps (XGMII) Ethernet PHY interface by connecting the XGMII fabric interface through an appropriate soft IP block in the fabric. ### 6.3 High-Speed Memory Interfaces: DDR2/3 Memory Controllers RTG4 devices have up to two Fabric DDR (FDDR) subsystems in them. Each subsystem consists of a DDR controller, PHY, and a wrapper. Each FDDR block provides an interface to/from the FPGA fabric. The following are the main features supported by the FDDR blocks. - Support for LPDDR, DDR2, and DDR3 memories - Simplified DDR command interface to standard AMBA AXI/AHB interface - Up to 667 Mbps (333 MHz double data rate) performance for DDR2 and DDR3 - Up to 266 Mbps (133 MHz double data rate) performance for LPDDR - Supports different DRAM bus width modes: ×8, ×16, and ×32 (or ×9, ×18, and ×36 with SECDED enabled) - Supports DRAM burst length of 4 or 8 in full bus-width mode; supports DRAM burst length of 4, 8, or 16 in half bus-width mode - Supports memory densities up to 2 GB - Supports a maximum of 8 memory banks - SECDED enable/disable feature - Embedded physical interface (PHY) - Read and write buffers in fully associative CAMs, configurable in powers of 2, up to 64 reads plus 64 writes - Support for dynamically changing clock frequency while in self-refresh - Supports command reordering to optimize memory efficiency - Supports data reordering, returning critical word first for each command Each FDDR subsystem has an interface to the DDR memories. This is a multiplexed interface from the FPGA fabric, which is configured as either a single AXI 64-bit bus or two 32-bit AHB-Lite buses. There is also a 16-bit APB configuration bus, which is used to initialize the majority of the internal registers within the FDDR subsystem after Reset. This APB configuration bus is initiated by an initiator in the FPGA fabric. ### 6.4 Clock Sources: On-Chip Oscillators, PLLs, and CCCs The RTG4 devices have an on-chip 50 MHz RC oscillator, which is available to the user for generating clocks to the on-chip resources and the logic built on the FPGA fabric array. The oscillator is used in conjunction with the integrated user Phase-Locked Loops (PLLs) and CCCs to generate clocks of varying frequency and phase. In addition to being available to the user, this oscillator is used by the system controller and Power-On-Reset (POR) circuitry. The RTG4 devices have up to eight fabric CCC blocks and a dedicated PLL associated, with each CCC to provide flexible clocking to the FPGA fabric portion of the device. Each of the PLL and oscillator clock sources are radiation hardened to provide glitch free clocks in the system. The user can use any of the eight PLLs and CCCs to generate fabric clocks from the base fabric clock (CLK\_BASE). ### 6.5 Programming The RTG4 FPGAs support JTAG programming using an external programmer, such as the FlashPro4/5/6. In-system programming is supported through DirectC software, which enables a microprocessor to program the RTG4 device through the JTAG interface. For guidance on reprogramming in a radiation environment, see the UG0602: RTG4 FPGA Programming User Guide. ### 6.6 Radiation and Reliability The RTG4 FPGAs are manufactured on a low-power 65 nm process with substantial reliability heritage. The RTG4 FPGAs are immune to radiation-induced (SEU-induced) changes in configuration, due to the robustness of the Flash cells used to connect and configure logic resources and routing tracks. No background scrubbing or reconfiguration of the FPGA is required to mitigate changes in configuration due to radiation effects. Data errors, due to radiation, are mitigated by hardwired SEU-resistant flip-flops in the logic cells and in the mathblocks. SECDED protection is optional for the embedded SRAM (LSRAM and $\mu$ SRAM) and the DDR memory controllers. So, if a one-bit error is detected, it is corrected automatically. Errors of more than one-bit are detected only, but not corrected. SECDED error signals are brought to the FPGA fabric to allow the user to monitor the status of these protected internal memories. For RTG4 radiation and reliability reports, see the web pages at Radiation and Reliability Data. ### 6.7 RTG4 Development Tools This section describes the RTG4 development tools of the RTG4 device. ### 6.7.1 Design Software Microchip's Libero SoC is a comprehensive software toolset to design applications using the RTG4 device. Libero SoC manages the entire design flow from design entry, synthesis and simulation, place-and-route, timing, and power analysis, with enhanced integration of the embedded design flow. System designers leverage the easy-to-use Libero SoC that includes the following features. - Synthesis, DSP, and debug support from Synopsys - Simulation from Mentor Graphics - Push-button design flow with power analysis and timing analysis - SmartDebug for access to non-invasive probes within RTG4 devices. For more information about design software, see Libero SoC. ### 6.7.2 Design Hardware Microchip's RTG4 development kit provides designers with an evaluation and development platform for applications, such as data transmission, serial connectivity, bus interface, and high-speed designs using RTG4 devices. The development board features an RT4G150 device, offering 151,824 logic elements in a ceramic package with 1,657 pins. The RTG4 development board includes two 1 GB DDR3 and 2 GB of SPI Flash memories. The board also has several standard and advanced peripherals such as PCIe×4 edge connector, two FMC connectors for using several off-the-shelf daughter cards, USB, Philips Inter-Integrated Circuit (I2C), gigabit Ethernet port, Serial Peripheral Interface (SPI), and UART. A high precision operational amplifier circuitry on the board helps to measure the core power consumption by the device. There is a FlashPro programmer embedded on the board, allowing programming of the RTG4 FPGA through the JTAG interface. For more information about kits and boards, see the web pages at RTG4 Development Kits. #### **6.7.3 IP Cores** Microchip offers many soft peripherals that can be placed in the FPGA fabric of the device. These include Core1553, CoreJESD204BRX/TX, CoreFIR, CoreFFT, and other DirectCores. For more information about IP cores, see IP Cores. # 7. Revision History | Revision | Date | Description | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | 01/2024 | <ul> <li>Added Export Control Classification Number web page link to the Introduction section.</li> <li>Added three steps to Table 5-5.</li> </ul> | | С | 04/2023 | <ul> <li>Updated Packages Table Headers to add CGG1657 and CQG352 in Table 1-1.</li> <li>Replaced RTG4 Device Block Diagram in Figure 2-1.</li> <li>Added information on Flip-chip Bump Material to Ordering Information for Ceramic Packages in Figure 3-1.</li> <li>Added information on Flip-chip Bump Material to RTG4 Ceramic Device Marking Specifications in Figure 4-1.</li> <li>Updated Sub-QML FPGA Screening Flows with Microchip's link in Screening Flows section.</li> <li>Updated RT-PROTO FPGA Description with Microchip's link in Screening Flows section.</li> <li>Updated UG0602: RTG4 FPGA Programming User Guide with Microchip's link in Programming section.</li> <li>Updated Libero SoC with Microchip's link in Design Software section.</li> <li>Updated RTG4 Development Kits with Microchip's link in Design Hardware section.</li> <li>Updated IP Cores with Microchip's link in IP Cores section.</li> </ul> | | В | 10/2021 | <ul> <li>Updated in Screening Level "ES" to "No longer available" in Figure 3-2. Ordering Information for Plastic Packages.</li> <li>Added row 18 for Assembly Lot Specific Destructive Physical Analysis (DPA) to Table 5-1. RTG4 V Flow (QML Class V, MIL-PRF-38535).</li> <li>Updated "4 GB" to "2 GB" in bullet "Supports memory densities up to 2 GB" under High-Speed Memory Interfaces: DDR2/3 Memory Controllers section.</li> <li>Included support for FlashPro6 in Programming section.</li> <li>Deleted Note and added link RTG4 Programming User Guide in Radiation and Reliability section.</li> <li>Added link to reports under Radiation and Reliability section.</li> <li>Updated "2 GB × 1 GB DDR3" to "two 1 GB DDR3" in Design Hardware section.</li> </ul> | | A | 11/2020 | <ul> <li>Updated document to Microchip template.</li> <li>Updated document number from 55700051 to DS90003294.</li> <li>Added FCG/FC1657 column to Table 1-1.</li> <li>Updated Figure 2-1 with information for ceramic packages.</li> <li>Added Figure 3-1 with information for ceramic packages.</li> <li>Added Figure 3-2.</li> <li>Added Screening Flows section.</li> </ul> | | 11.0 | 05/2019 | <ul> <li>Added Marking Specifications section and figure RTG4 Device Marking Specifications.</li> <li>Updated the High-Performance FPGA section.</li> <li>Updated the Specifications section and CQ352 package details in table RTG4 FPGA Product Family.</li> <li>Added Low Power Grade details to the figure RTG4 Ordering Information.</li> <li>Changed the performance details for LPDDR in section High-Speed Memory Interfaces: DDR2/3 Memory Controllers.</li> <li>Changed the RTG4 FPGA qualifications in the section Radiation and Reliability.</li> <li>Added the Programming section.</li> </ul> | | COI | ntinued | | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | Date | Description | | 10.0 | | <ul> <li>For the CQ352 package, the MSIO and total number of user I/O are updated. For more<br/>information, see table RTG4 FPGA Product Family.</li> </ul> | | | | Updated the RTG4 FPGA Block Diagram. | | 9.0 | | Radiation Tolerance is updated. | | | | Added CQ352 package details in table RTG4 FPGA Product Family. | | | | Added packages and package type entries in figure RTG4 Ordering Information. | | | | • High-Performance FPGA Fabric, is updated for the number of asynchronous resets that are supported in RTG4 devices. | | | | Removed the supported rank memory and DRAM burst length of two under High-Speed Memory Interfaces: DDR2/3 Memory Controllers. | | 8.0 | | Removed reference to RT4G075 device (SAR 70694). | | | | Table RTG4 FPGA Product Family was updated for uPROM kbits (SAR 66983). | | | | • Specifications section was updated for LVDS I/O standards information (SAR 69465). | | | | RTG4 Device Block Diagram was updated (SAR 70694). | | 7.0 | | Figure RTG4 Device Block Diagram and uPROM Non-Volatile Memory were updated (SAR 66992). | | 6.0 | | Removed all references to the RT4G200 device and the CG/LG2092. | | | | Added User I/Os break-down information to table RTG4 FPGA Product Family. | | | | Added software, hardware and IP information to the RTG4 Development Tools. | | | | • Removed the Device Status table (Table 2) and replaced it with the DS0131: RTG4 FPGA Datasheet as a reference. | | | | Removed two references to the SII bus (SAR 65824). | | 5.0 | | Table RTG4 FPGA Product Family was updated (SAR 62641) and minor language edits were made. | | 4.0 | | Added TM symbol to RTG4 logo. | | 3.0 | | Clarified Military temp testing in figure RTG4 FPGA Block Diagram and space environments in the section RTG4 Device Family Overview. | | 2.0 | | Section High-Performance FPGA updated. Total SRAM information updated in table RTG4 FPGA Product Family. | | 1.0 | | Initial Revision | ## **Microchip Information** ### The Microchip Website Microchip provides online support via our website at <a href="www.microchip.com/">www.microchip.com/</a>. This website is used to make files and information easily available to customers. Some of the content available includes: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - **General Technical Support** Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing - **Business of Microchip** Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives ### **Product Change Notification Service** Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, go to www.microchip.com/pcn and follow the registration instructions. ### **Customer Support** Users of Microchip products can receive assistance through several channels: - Distributor or Representative - · Local Sales Office - Embedded Solutions Engineer (ESE) - Technical Support Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document. Technical support is available through the website at: www.microchip.com/support ## **Microchip Devices Code Protection Feature** Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions. - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products. ### **Legal Notice** This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">www.microchip.com/en-us/support/design-help/client-support-services</a>. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, TimeCesium, TimeHub, TimePictra, TimeProvider, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, EyeOpen, GridTime, IdealBridge, IGaT, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, MarginLink, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mSiC, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, Power MOS IV, Power MOS 7, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, Turing, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2019-2024, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved. ISBN: 978-1-6683-3819-3 # **Quality Management System** For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. # **Worldwide Sales and Service** | AMERICAS | ASIA/PACIFIC | ASIA/PACIFIC | EUROPE | |---------------------------|-----------------------|-------------------------|-----------------------| | Corporate Office | Australia - Sydney | India - Bangalore | Austria - Wels | | 2355 West Chandler Blvd. | Tel: 61-2-9868-6733 | Tel: 91-80-3090-4444 | Tel: 43-7242-2244-39 | | Chandler, AZ 85224-6199 | China - Beijing | India - New Delhi | Fax: 43-7242-2244-393 | | el: 480-792-7200 | Tel: 86-10-8569-7000 | Tel: 91-11-4160-8631 | Denmark - Copenhagen | | ax: 480-792-7277 | China - Chengdu | India - Pune | Tel: 45-4485-5910 | | echnical Support: | Tel: 86-28-8665-5511 | Tel: 91-20-4121-0141 | Fax: 45-4485-2829 | | www.microchip.com/support | China - Chongqing | Japan - Osaka | Finland - Espoo | | Veb Address: | Tel: 86-23-8980-9588 | Tel: 81-6-6152-7160 | Tel: 358-9-4520-820 | | www.microchip.com | China - Dongguan | Japan - Tokyo | France - Paris | | Atlanta | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770 | Tel: 33-1-69-53-63-20 | | ouluth, GA | China - Guangzhou | Korea - Daegu | Fax: 33-1-69-30-90-79 | | el: 678-957-9614 | Tel: 86-20-8755-8029 | Tel: 82-53-744-4301 | Germany - Garching | | ax: 678-957-1455 | China - Hangzhou | Korea - Seoul | Tel: 49-8931-9700 | | ustin, TX | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200 | Germany - Haan | | el: 512-257-3370 | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400 | | Boston | Tel: 852-2943-5100 | Tel: 60-3-7651-7906 | Germany - Heilbronn | | Vestborough, MA | China - Nanjing | Malaysia - Penang | Tel: 49-7131-72400 | | el: 774-760-0087 | Tel: 86-25-8473-2460 | Tel: 60-4-227-8870 | Germany - Karlsruhe | | ax: 774-760-0088 | China - Qingdao | Philippines - Manila | Tel: 49-721-625370 | | Chicago | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065 | Germany - Munich | | tasca, IL | China - Shanghai | Singapore | Tel: 49-89-627-144-0 | | el: 630-285-0071 | Tel: 86-21-3326-8000 | Tel: 65-6334-8870 | Fax: 49-89-627-144-44 | | ax: 630-285-0075 | China - Shenyang | Taiwan - Hsin Chu | Germany - Rosenheim | | Pallas | Tel: 86-24-2334-2829 | Tel: 886-3-577-8366 | Tel: 49-8031-354-560 | | ddison, TX | China - Shenzhen | Taiwan - Kaohsiung | Israel - Ra'anana | | el: 972-818-7423 | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830 | Tel: 972-9-744-7705 | | ax: 972-818-2924 | China - Suzhou | Taiwan - Taipei | Italy - Milan | | Petroit | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600 | Tel: 39-0331-742611 | | lovi, MI | China - Wuhan | Thailand - Bangkok | Fax: 39-0331-466781 | | el: 248-848-4000 | Tel: 86-27-5980-5300 | Tel: 66-2-694-1351 | Italy - Padova | | louston, TX | China - Xian | Vietnam - Ho Chi Minh | Tel: 39-049-7625286 | | el: 281-894-5983 | Tel: 86-29-8833-7252 | Tel: 84-28-5448-2100 | Netherlands - Drunen | | ndianapolis | China - Xiamen | | Tel: 31-416-690399 | | Ioblesville, IN | Tel: 86-592-2388138 | | Fax: 31-416-690340 | | el: 317-773-8323 | China - Zhuhai | | Norway - Trondheim | | ax: 317-773-5453 | Tel: 86-756-3210040 | | Tel: 47-72884388 | | el: 317-536-2380 | | | Poland - Warsaw | | os Angeles | | | Tel: 48-22-3325737 | | lission Viejo, CA | | | Romania - Bucharest | | el: 949-462-9523 | | | Tel: 40-21-407-87-50 | | ax: 949-462-9608 | | | Spain - Madrid | | el: 951-273-7800 | | | Tel: 34-91-708-08-90 | | aleigh, NC | | | Fax: 34-91-708-08-91 | | el: 919-844-7510 | | | Sweden - Gothenberg | | lew York, NY | | | Tel: 46-31-704-60-40 | | el: 631-435-6000 | | | Sweden - Stockholm | | an Jose, CA | | | Tel: 46-8-5090-4654 | | el: 408-735-9110 | | | UK - Wokingham | | el: 408-436-4270 | | | Tel: 44-118-921-5800 | | anada - Toronto | | | Fax: 44-118-921-5820 | | el: 905-695-1980 | | | | | ax: 905-695-2078 | | | |