# ZL38012 Design Manual Part Number: ZL38012 Revision Number: 3.0 Issue Date: November 2012 **Design Manual** **Features** - 100 MHz (200 MIPs) Microsemi voice processor with hardware accelerator. - Dual 8 kHz sampling ΔΣ ADCs with input buffer gain selection - Dual 8 kHz ΔΣ DACs with internal output driver - Dual function Inter-IC Sound (I<sup>2</sup>S) port or TDM Port - PCM port supports TDM (ST BUS, GCI or McBSP framing) or SSI modes at bit rates of 128, 256, 512, 1024, 2048, 4096, 8192 or 16384 Kb/sec - Separate slave (microcontroller) and master (Flash) SPI ports, maximum clock rate = 25 MHz - · 5 General Purpose Input/Output (GPIO) pins - · General purpose UART port - Bootloadable for future Microsemi software upgrades - External oscillator or crystal/ceramic resonator November 2012 #### **Ordering Information** ZL38012LDG1 56 Pin QFN\* \*Pb Free Matte Tin -40°C to +85°C 1.2 V Core; 3.3 V IO with 5 V-tolerant inputs # **Applications** - · Hands-free car kits - Full duplex speaker-phone for digital telephone - Echo cancellation for video conferences - Intercom Systems - · Security Systems Figure 1 - Functional Block Diagram # **Change Summary** Changes from March 2011 issue to November 2012 issue. Page, section, figure and table numbers refer to this current issue. | Page | Item | Change | |----------|---------------------------------|-------------------------------------| | Multiple | Zarlink logo and name reference | Updated to Microsemi logo and name. | Changes from September 2010 issue to March 2011 issue. Page, section, figure and table numbers refer to this current issue. | Page | Item | Change | |------|---------------------------------|--------------------------------------| | 46 | "DC Electrical Characteristics" | Removed Theta JA | | 73 | Figure 56 | Corrected crystal frequency options | | 74 | Figure 57 | Corrected crystal frequency options. | # **Table of Contents** | 1.0 | Functional Description | . 13 | |-----|---------------------------------------------------------|------| | 2.0 | Core DSP Functional Block | . 13 | | | 2.1 DSP | . 14 | | 3.0 | Codec[1:0] | . 15 | | | 3.1 Input Buffer | . 16 | | | 3.2 Reconstruction Filter and Driver (DAC Output) | . 16 | | 4.0 | PCM Port | . 16 | | | 4.1 PCM Port | | | | 4.2 PCM Port Modes of Operation | | | | 4.3 TDM - ST-BUS, GCI & McBSP Operation | | | | 4.4 SSI Operation | | | | 4.5 I2S Port Description. | | | 5.0 | Host Microprocessor and Peripheral Interfaces | | | | 5.1 Master SPI (FLASH Port) | | | | 5.2 Slave SPI (Host Port) | | | | 5.3 UART | | | | 5.4 Host Interface Operation (Slave SPI and UART Ports) | | | | 5.5 GPIO | | | 6.0 | Device Operation | | | | 6.1 Initialization | | | | 6.2 Boot | | | | 6.3 Timing Architecture and Mode Selection at Power-Up | | | | AC/DC Electrical Characteristics | | | 8.0 | Applications | | | | 8.1 Power Supply | | | | 8.1.1 Power Sequencing | | | | 8.1.2 Supply Isolation | | | | 8.2 External Clock Requirements | | | | 8.2.1 Crystal Oscillator Specification. | | | | 8.2.2 Clock Oscillator | | | | 8.3 FLASH Specification | | | | 8.4.1 CODEC Microphone Amplifier ADC Circuit | | | | 8.4.2 CODEC DAC Driver Circuit | | | | 8.4.3 CODEC Bias Circuit. | | | | 8.5 Host Microprocessor Access Examples | | | | | | # **List of Figures** | Figure 1 - Functional Block Diagram | 2 | |----------------------------------------------------------------------------------------|----| | Figure 2 - ZL38012 56-Lead QFN 8 mm x 8 mm, 0.5 mm pitch, JEDEC MO-026 (Top View) | | | Figure 3 - CODEC Block Diagram | 15 | | Figure 4 - CODEC 0/1 ADC Microphone Amplifier Selected | 16 | | Figure 5 - PCM Port Signal Configurations for Master/Slave Operation | 17 | | Figure 6 - Clock Polarity versus Data Rate | 18 | | Figure 7 - PCM Serial Data Input Sampling Points | 18 | | Figure 8 - PCM and DSP Loopbacks | 19 | | Figure 9 - SSI Mode: Separated Channels | 21 | | Figure 10 - Mode 6 - SSI Slave with Automatic Rate Detection | 21 | | Figure 11 - TDM - ST-BUS Slave/Master Functional Timing Diagram | 26 | | Figure 12 - TDM - GCI Slave Functional Timing Diagram | 27 | | Figure 13 - TDM - GCI Master Functional Timing Diagram | 27 | | Figure 14 - TDM - McBSP Slave/Master Functional Timing Diagram | 28 | | Figure 15 - SSI Slave/Master Enable and Bit Clock Functional Timing | 29 | | Figure 16 - SSI Mode: Separated Channels Functional Timing | 30 | | Figure 17 - SSI Mode: Adjacent Channels Functional Timing | 31 | | Figure 18 - Dual CODEC Configuration | 32 | | Figure 19 - I2S Audio Interface with Left Channel Enable Low/Right Channel Enable High | 32 | | Figure 20 - I2S Audio Interface with Left Channel Enable High/Right Channel Enable Low | 33 | | Figure 21 - Inter-IC Sound (I2S) Loopback | 33 | | Figure 22 - Master SPI and Microwire Port Functional Timing | 34 | | Figure 23 - Slave SPI and Microwire Port Functional Timing | 35 | | Figure 24 - Example of Some the Supported UART Interface Timing | | | Figure 25 - Slave SPI and UART Port Access | 38 | | Figure 26 - Example of a Port Write Access to the Slave SPI Port (8-bit data) | 39 | | Figure 27 - Example of a Port Read Access to the Slave SPI Port (8-bit data) | 39 | | Figure 28 - Example of a Port Read Access to the Slave SPI Port (8-bit data) | 40 | | Figure 29 - Example of a Read Access to the Slave UART Port | | | Figure 30 - Example of a Write Access to the Slave UART Port | 41 | | Figure 31 - Initialization Timing | 42 | | Figure 32 - ZL38012 Master/Slave Timing Selection and Clock Distribution | 44 | | Figure 33 - Timing Parameter Measurement Digital Voltage Levels | 52 | | Figure 34 - PCM SSI Slave Mode Timing Diagram | 54 | | Figure 35 - PCM SSI Master Mode Timing Diagram | 55 | | Figure 36 - TDM - ST-BUS PCMFP and PCM_CLKi Input Timing | | | Figure 37 - TDM - GCI PCMFP and PCM_CLKi Input Timing | 56 | | Figure 38 - TDM - McBSP PCMFP and PCM_CLKi Input Timing | 57 | | Figure 39 - TDM Slave Mode Timing Diagram (clock rate equals data rate) | 58 | | Figure 40 - TDM Master Mode Timing Diagram (clock rate equals data rate) | 59 | | Figure 41 - Output Tristate Timing in TDM Slave Mode | 60 | | Figure 42 - Output Tristate Timing in TDM Master Mode | 60 | | Figure 43 - PCMFP and PCM_CLKo TDM Master Mode Timing | 62 | | Figure 44 - Slave SPI Timing (SSCPHA = 0) | | | Figure 45 - Slave SPI Timing (SSCPHA = 1) | 64 | | Figure 46 - Slave SPI Timing (Microwire mode) | 64 | | Figure 47 - Master SPI Timing (MSCPHA = 0) | | | Figure 48 - Master SPI Timing (MSCPHA = 1) | 66 | # **List of Figures** | Figure 49 - Slave I2S Timing | 67 | |---------------------------------------------------------------------|----| | Figure 50 - I2S Master Clock (MCLK) Timing | 68 | | Figure 51 - Master I2S Timing | 68 | | Figure 52 - UART_Rx Timing | 69 | | Figure 53 - UART_Tx Timing | 69 | | Figure 54 - Latch-Up Prevention Circuit Options | 70 | | Figure 55 - Power Supply Isolation | 72 | | Figure 56 - Crystal Application Circuit | 73 | | Figure 57 - Crystal Oscillator Application Circuit | 74 | | Figure 58 - FLASH Interface Circuit | 75 | | Figure 59 - CODEC 0/1 ADC Differential Microphone Amplifier Circuit | 76 | | Figure 60 - CODEC 0/1 DAC Differential Driver Circuit | 77 | | Figure 61 - CODEC 0/1 DAC Single Ended Driver Circuit | 77 | | Figure 62 - CODEC 0/1 Bias Circuit | 78 | | Figure 63 - SSPI Write AAAAAAAAH to Register Address 02A1H | 79 | | Figure 64 - SSPI Read Register Address 02A1H | 80 | | Figure 65 - UART Write AAAAAAAAH to Register Address 02A1H | 81 | | Figure 66 - UART Read Register Address 02A1H | 82 | # ZL38012 # **List of Tables** | Table 1 - JTAG and Reset Pin Description | 9 | |--------------------------------------------------------------------------------------------|------| | Table 2 - Codec[1:0] Pin Description | 9 | | Table 3 - Clock and Oscillator Pin Description | . 10 | | Table 4 - UART and GPIO Pin Description | . 10 | | Table 5 - Inter-IC Sound and PCM Port One Pin Description | . 12 | | Table 6 - Master and Slave SPI Port Pin Descriptions | . 12 | | Table 7 - Supply and Ground Pin Description | . 12 | | Table 8 - PCM Port Bit Swapping | . 19 | | Table 9 - Stream Data Rates and Associated 8-Bit Time Slot Numbering | . 20 | | Table 10 - PCM Port Mode Description | . 21 | | Table 11 - PCM Timing Mode 0 Output Clock and Data Rate Selection | . 22 | | Table 12 - PCM Timing Mode 1 Required Clock Rates for Port Inputs | . 22 | | Table 13 - PCM Timing Mode 2, Required Frame Signal and Clock Rates for Clock = Data Rates | . 23 | | Table 14 - PCM Timing Mode 3 Output Clock and Data Rate Selection | . 24 | | Table 15 - PCM Timing Mode 4 Required Clock Rates for PCM Port Inputs | . 24 | | Table 16 - PCM Timing Mode 6 Measured Clock Rate of PCM_CLKi Input | . 25 | | Table 17 - TDM Frame Pulse Selection | . 26 | | Table 18 - TDM - ST-BUS, GCI and McBSP Selection | . 26 | | Table 19 - SSI Enable Start; Enable Finish Position Selection | . 29 | | Table 20 - I2S Port Clock Rate and Mode Selection | . 31 | | Table 21 - ZL38012 Timing Reference Selection at Power-up | . 44 | | Table 22 - Recommended Crystals | . 74 | | Table 23 - Recommended Crystal Oscillators | . 75 | | Table 24 - External FLASH Memory Requirements | . 76 | Figure 2 - ZL38012 56-Lead QFN 8 mm x 8 mm, 0.5 mm pitch, JEDEC MO-026 (Top View) # **Pin Description** | QFN<br>Pin# | Name | Description | |-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | RST | Reset (Schmitt Trigger Input). When low this device is in its reset state and all tristate outputs will be in a high impedance state. This input must be high for normal device operation. | | | | In order to properly initialize this device during power-on reset this input must be held low for the duration of the core power supply voltage rise to normal operating levels plus 0.5 msec. | | | | After the power-on reset this device may be asynchronously reset by making this input low for a minimum of 0.5 msec. | Table 1 - JTAG and Reset Pin Description | QFN<br>Pin # | Name | Description | |--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | DGUARD | Digital Guard Ring. Codec digital substrate isolation. Connect to digital ground. | | 43 | C0_DACo+ | Codec Zero Digital-to-Analog Converter Out Plus (Analog Output). This is the positive output signal of the differential analog output buffer for DAC zero. The complementary output signal of this differential pair is C0_DACo This output should be AC coupled to a maximum load (minimum impedance) of 10 K $\Omega$ . | | 44 | C0_DACo- | Codec Zero Digital-to-Analog Converter Out Minus (Analog Output). This is the negative output signal of the differential analog output buffer for DAC zero. The complementary output signal of this differential pair is C0_DACo+. This output should be AC coupled to a maximum load (minimum impedance) of 10 K $\Omega$ . | | 46 | C0_ADCi- | Codec Zero Analog-to-Digital Converter In Minus (Analog Input). This is the negative input signal of the differential analog input buffer for ADC zero. The complementary input signal of this differential pair is C0_ADCi+. This input should be AC coupled. In MIC mode on-chip resistors are used to set the gain of this buffer stage. | | 47 | C0_ADCi+ | Codec Zero Analog-to-Digital Converter In Plus (Analog Input). This is the positive input signal of the differential analog input buffer for ADC zero. The complementary input signal of this differential pair is C0_ADCi This input should be AC coupled. In MIC mode on-chip resistors are used to set the gain of this buffer stage. | | 48 | AGUARD | Analog Guard Ring. Codec analog substrate isolation. Connect to analog ground. | | 49 | BIAS_VCM | Bias Voltage Common Mode (Analog Output). Common mode bias voltage output signal for the DAC output buffers. This signal is to be decoupled through a 0.1 $\mu$ F ceramic capacitor to analog ground. This output signal should not be used to bias external circuits. See 8.0, "Applications" on page 70 of this design manual. | | 50 | BIAS_RF+ | Bias Reference Plus (Analog Output). Analog-to-digital converter reference voltage. Connect a 0.1 $\mu$ F ceramic capacitor between this signal and BIAS_RF Additionally, this signal may also be decoupled through a 0.1 $\mu$ F ceramic capacitor to analog ground. See 8.0, "Applications" on page 70 of this design manual. | | 51 | BIAS_RF- | Bias Reference Minus (Analog Output). Analog-to-digital converter reference voltage. Connect a 0.1 $\mu$ F ceramic capacitor between this signal and BIAS_RF+. Additionally, this signal may also be decoupled through a 0.1 $\mu$ F ceramic capacitor to analog ground. See 8.0, "Applications" on page 70 of this design manual. | Table 2 - Codec[1:0] Pin Description | QFN<br>Pin # | Name | Description | |--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 52 | C1_ADCi+ | Codec One Analog-to-Digital Converter In Plus (Analog Input). This is the positive input signal of the differential analog input buffer for ADC one. The complementary input signal of this differential pair is C0_ADCi This input should be AC coupled. In MIC mode on-chip resistors are used to set the gain of this buffer stage. | | 53 | C1_ADCi- | Codec One Analog-to-Digital Converter In Minus (Analog Input). This is the negative input signal of the differential analog input buffer for ADC one. The complementary input signal of this differential pair is C0_ADCi+. This input should be AC coupled. In MIC mode on-chip resistors are used to set the gain of this buffer stage. | | 55 | C1_DACo- | Codec One Digital-to-Analog Converter Out Minus (Analog Output). This is the negative output signal of the differential analog output buffer for DAC one. The complementary output signal of this differential pair is C1_DACo+. This output should be AC coupled to a maximum load (minimum impedance) of 10 K $\Omega$ . | | 56 | C1_DACo+ | Codec One Digital-to-Analog Converter Out Plus (Analog Output). This is the positive output signal of the differential analog output buffer for DAC one. The complementary output signal of this differential pair is C1_DACo This output should be AC coupled to a maximum load (minimum impedance) of 10 K $\Omega$ . | Table 2 - Codec[1:0] Pin Description | QFN<br>Pin# | Name | Description | |-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 38 | OSCo | Oscillator Output (Output). Drive output for an external crystal to form a crystal oscillator circuit with the internal driver. The crystal is to be connected between OSCo and OSCi. This pin should be left open when an external oscillator is used instead of an external crystal. This signal is not tristated by the device RST function. See 8.2.1, "Crystal Oscillator Specification" on page 73. | | 39 | OSCi | <b>Oscillator Input (Input).</b> Input for an external crystal to form a crystal oscillator circuit with the internal driver. The crystal is to be connected between OSCo and OSCi. This pin is the oscillator input when an external 3.3 V +/-10% oscillator is used instead of an external crystal. See 8.2.2, "Clock Oscillator" on page 74 and 8.2.1, "Crystal Oscillator Specification" on page 73. | **Table 3 - Clock and Oscillator Pin Description** | QFN<br>Pin # | Name | Description | |--------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | UART_Rx | Universal Asynchronous Receiver/Transmitter Receive (Schmitt Trigger Input). Receive serial data in. In slave mode this port (UART_Tx/Rx) functions as a peripheral interface for an external controller and supports access to the internal registers and memory of the device. The MiniCore3 may use this port in master mode to access external peripherals. | | 5 | UART_Tx | Universal Asynchronous Receiver/Transmitter Transmit (Tristate Output). Transmit serial data out. In slave mode this port (UART_Tx/Rx) functions as a peripheral interface for an external controller and supports access to the internal registers and memory of the device. The MiniCore3 may use this port in master mode to access external peripherals. | | 13, 15,<br>16, 27,<br>28 | GPIO[0:4] | General Purpose I/O Zero (Input Internal Pull-Down/Tristate Output). This pin can be configured as an input or output and is intended for low-frequency signalling. GPIO [1:4] must be pulled low on power up. | Table 4 - UART and GPIO Pin Description | QFN<br>Pin# | Name | Description | |-------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | I <sup>2</sup> S_SCK/<br>P1ENA2 | Inter-IC Sound Port Serial Clock (Schmitt Trigger Input/Tristate Output). This is the $I^2S$ port bit clock and operates at selectable rates of 256, 512, 1024, 1411.2 and 1536 kHz, which is 32 x $f_S$ (sampling frequency) of the peripheral converter. In $I^2S$ port master mode this clock is an output and drives the bit clock input of slave mode peripheral converters. In $I^2S$ port slave mode this clock is an input and is driven from a converter operating in master mode. After power-up this signal is in $I^2S$ slave mode, an input. | | | | Port One SSI Enable Strobe Two (Input/Tristate Output). This is an 8/16 kHz 8/16-bit wide enable strobe that operates in SSI mode only. | | | | This signal is an enable strobe input for applications where the Port 1 PCM Bus interface must be frame aligned to an external frame signal (slave mode). In master mode this signal is an enable strobe output. The default state of this signal is input after power up reset. | | 8 | I <sup>2</sup> S_MCLK/<br>P1P_CLKi/o | Inter-IC Sound Port Master Clock (Schmitt Trigger Input/Tristate Output). For $I^2S$ port master mode operation this is the master clock output for external codec or ADC's MCLK input. $I^2S$ _MCLK clock rates are selectable to be 2.048, 4.096, 8.192, 11.2896 and 12.288 MHz, which is 256 x $f_S$ (sampling frequency) of the peripheral converter. When the $I^2S$ port is in slave mode, this signal is in a high impedance state. | | | | <b>Port One PCM Clock Input/Output.</b> When secondary TDM operation is selected this clock operates at 128, 256, 512, 1024, 2048, 4096, 8192 or 16384 kHz and will be either equal or twice the data rate of signals SPCMi/o. In TDM master mode this clock is an output and in TDM slave mode this clock is an input. | | 10 | I <sup>2</sup> S_LRCK/<br>P1FP/<br>P1ENA1 | Inter-IC Sound Port Left/Right Clock (Input/Tristate Output). This is the I $^2$ S port left or right word select clock and operates at selectable rates of 8, 16, 32, 44.1 and 48 kHz, which is equal to the $f_S$ (sampling frequency) of the peripheral converter. In I $^2$ S port master mode this clock is an output and drives the left/right clock input of slave mode peripheral converters. In I $^2$ S port slave mode this clock is an input and is driven from a converter operating in master mode. After power-up this signal is in I $^2$ S slave mode, an input. | | | | Port One PCM Bus Frame Pulse/Port One Enable Strobe One. This is an 8/16 kHz TDM frame alignment reference signal in TDM (ST BUS, GCI or McBSP framing) and in SSI modes. In SSI mode this signal is a 8/16 bit wide enable strobe. | | | | This signal may be used as a PCM frame reference input for applications where the PCM bus interface must be frame aligned to an external frame signal (slave mode). In master mode this signal is a frame pulse output. The default state of this signal is input after power up reset. | | 11 | I <sup>2</sup> S_SDo<br>P1PCMo | Inter-IC Sound Port Serial Data Output (Tristate Output). This is the I <sup>2</sup> S port data input signal when the port is in master mode and configured to work with two ADC's. This is the I <sup>2</sup> S port data output signal when the port is in master mode and configured to work with a single codec. | | | | <b>Port One PCM Serial Stream Output.</b> This serial data stream operates in either TDM (ST BUS, GCI or McBSP framing) or SSI modes at data rates of 128, 256, 512, 1024, 2048, 4096, 8192 or 16384 Kb/s. Each 8 kHz frame supports 16, 32, 64, 128, 256, 512, 1024 or 2048 channels of 8 bits or half as many 16 bit channels. Two 8 or 16 bit channels may be processed per frame. | | QFN<br>Pin # | Name | Description | | |--------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 12 | I <sup>2</sup> S_SDi/<br>P1PCMi | Inter-IC Sound Port Serial Data Input (Input). This is the I <sup>2</sup> S port serial data input. | | | | | <b>Port One PCM Serial Stream Input (Input).</b> This serial data stream operates in either TDM (ST BUS, GCI or McBSP framing) or SSI modes at data rates of 128, 256, 512, 1024, 2048, 4096, 8192 or 16384 Kb/s. Each 8 kHz frame supports 16, 32, 64, 128, 256, 512, 1024 or 2048 channels of 8 bits or half as many 16 bit channels. Two 8 or 16 bit channels may be processed per frame. | | Table 5 - Inter-IC Sound and PCM Port One Pin Description | QFN<br>Pin # | Name | Description | | | |--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 17 | SPIS_MOSI | Serial Peripheral Interface Slave Port Data Input (Input). Data input signal for the Slave SPI port. | | | | 18 | SPIS_CS | Serial Peripheral Interface Slave Chip Select (Input). This active low chip select signal activates the Slave SPI port. This port functions as a peripheral interface for an external controller and supports access to the internal registers and memory of the device. | | | | 19 | SPIS_MISO | Serial Peripheral Interface Slave Port Data Output (Tristate Output). Data output signal for the Slave SPI port. | | | | 20 | SPIS_CLK | Serial Peripheral Interface Slave Port Clock (Schmitt Trigger Input). Clock input for the Slave SPI port. Maximum frequency = 25 MHz. | | | | 22 | SPIM_CLK | Serial Peripheral Interface Master Port Clock (Tristate Output). Clock output for the Master SPI port. Maximum frequency = 25 MHz. | | | | 23 | SPIM_MOSI | Serial Peripheral Interface Master Port Data Input (Tristate Output). Data output signal for the Master SPI port. | | | | 25 | SPIM_CS[0] | Serial Peripheral Interface Master Port Select Zero (Tristate Output). This active low chip select is normally used to access an external peripheral such as FLASH memory. | | | | 26 | SPIM_MISO | Serial Peripheral Interface Master Port Data Output (Input). Data input signal for the master SPI port. | | | Table 6 - Master and Slave SPI Port Pin Descriptions | QFN<br>Pin # | Name | Description | |-----------------------------|----------------------|-------------------------------------------------| | 1, 14,<br>30, 32,<br>34, 42 | V <sub>SS</sub> | Core Ground. Connect to digital ground. | | 7, 24,<br>33 | V <sub>DD</sub> CORE | Core Supply. Connect to +1.2 V ±5% core supply. | Table 7 - Supply and Ground Pin Description | QFN<br>Pin# | Name | Description | | | |--------------|-----------------------|-------------------------------------------------------------------------------------------|--|--| | 9, 21,<br>31 | V <sub>DD</sub> IO | I/O Supply. Connect to +3.3 V ±10% supply for Input/Output drivers. | | | | 35 | V <sub>DD</sub> DPLL | Digital PLL Supply. Connect to +1.2 V ±5% DPLL supply. | | | | 36 | V <sub>DD</sub> OSC | Oscillator Supply. Connect to +1.2 V ±5% oscillator supply. | | | | 37 | V <sub>DD</sub> OSCIO | Oscillator I/O Supply. Connect to +3.3 V ±10% supply for oscillator Input/Output drivers. | | | | 40 | DV <sub>DD</sub> APLL | Analog PLL Digital Supply. Connect to +1.2 V ±5% APLL digital supply. | | | | 41 | $AV_DDAPLL$ | Analog PLL Analog Supply. Connect to +1.2 V ±5% APLL analog supply. | | | | 45 | C0_AV <sub>DD</sub> | Codec Zero Analog Supply. Connect to +1.2 V ±5% voice codec [0] analog supply. | | | | 54 | C1_AV <sub>DD</sub> | Codec One Analog Supply. Connect to +1.2 V ±5% voice codec [1] analog supply. | | | | 29 | NC | No Connection. These pins are to be left unconnected. | | | Table 7 - Supply and Ground Pin Description ## 1.0 Functional Description The ZL38012 is a hardware platform designed to support advanced acoustic echo canceller (with noise reduction) firmware applications available from Microsemi. These applications are resident in external memory and are downloaded by the ZL38012 resident boot code during initialization. The firmware products and manuals available at the release of this data sheet are: ZLS385xx: Acoustic Echo Canceller with Noise Reduction for Hands-Free Car Kits. If these applications do not meet your requirements, please contact your local Microsemi CMPG Sales Office for the latest firmware releases. The ZL38012 Advanced Acoustic Echo Canceller with Noise Reduction platform integrates Microsemi's Voice Processor (ZVP) DSP Core with a number of internal peripherals. These peripherals include the following: - Two independent $\Delta\Sigma$ CODECs - PCM ports ST BUS, GCI, McBSP or SSI operation/2S interface port - A 2048 tap Filter Co-processor (LMS, FIR and FAP realizations) - · Two Auxiliary Timers and a Watchdog Timer - 5 GPIO pins - A UART interface - · A Slave SPI port and a Master SPI port - A timing block that supports master and slave operation - An IEEE 1149.1 compatible JTAG port The DSP Core can process up to two 8-bit audio channels or two 16-bit audio channels. These audio channels may originate and terminate with the $\Sigma\Delta$ CODECs, or be communicated to and from the DSP Core through the PCM/ the I<sup>2</sup>S port. #### 2.0 Core DSP Functional Block The ZL38012 DSP Core functional block, illustrated in Figure 1, is made up of a DSP Core, Interrupt Controller, Data RAM, Instruction RAM, BOOT ROM and a ButterFly Hardware Accelerator. This block controls the timing (APLL and Timing Generator), peripheral interfaces and Filter Co-processor through a peripheral address/data/control bus. The ZL38012 implementation of DSP core and Filter Co-processor have been optimized to efficiently support voice processing applications. These applications are described in detail in the Firmware Manuals associated with this hardware platform. #### 2.1 DSP The Core DSP is a 100 MIPS processor realized with two internal memory busses (Harvard architecture) to allow multiple accesses during the same instruction cycle. Instruction memory space consists of a 1 k x 24 bit Boot ROM (3 k bytes) and 8 k x 24 bits of RAM (24 k bytes). Data memory space consists of 1 k x 32 bits of register space (16 k bytes), plus 2 k x 16 bits and 2 k x 24 bits of RAM (26 k bytes) dedicated for the filter co processor that can be reused for different applications. Data memory RAM is 16/32 bit addressable. The Filter Co-Processor is used by the application firmware to realize the LMS filters up to a maximum of 2048 coefficients (taps). ## 3.0 Codec[1:0] The ZL38012 has two 16-bit fully differential $\Delta\Sigma$ CODECs (CODEC 0/1) that meet G.712 requirements at 8 kHz sampling, see Figure 3. The ADC path consists of input signal pins C0/1\_ADCi+ and C0/1\_ADCi- which feed selectable Microphone Amplifier. Once past the buffer the analog signal goes through a low pass antialiasing filter and to a 4<sup>th</sup> order feed-forward $\Delta\Sigma$ Modulator that produces a Pulse Density Modulated (PDM) signal. Next the PDM signal goes through a Low Pass Decimation Filter and then is converted into a 16-bit parallel word that can be read by the ZL38012 DSP (ADCout[15:0], Figure 3). The ZL38012 DSP will send 16-bit parallel word samples (DACin[15:0], Figure 3) to the DAC where they are converted to serial data and passed through an interpolation filter followed by a digital $\Delta\Sigma$ Modulator. The $\Delta\Sigma$ Modulator generates PDM data, which then passes through a 32-tap FIR reconstruction filter. The reconstructed analog signal is then passed to a unity voltage gain differential output driver and to pins C0/1\_DACo+ and C0/1\_DACo-. The CODEC bias voltages are generated by an internal bandgap circuit (BIAS\_VCM, BIAS\_RF+ and BIAS\_RF-). See 8.0, "Applications" on page 70 of this design manual for external circuit requirements. Each ZL38012 CODEC has two loopbacks, see Firmware Manual. When activated, the input analog signal on pins C0/1\_ADC+/- is looped around to C0/1\_DAC+/-. Pulse Density Modulated (PDM) serial data from the ADC Analog $\Delta\Sigma$ Modulator output is looped around to the input of the DAC Reconstruction Filter. At the same time 16-bit parallel data is looped around from DACin[15:0] to ADCout[15:0]. PDM serial data from the DAC Digital $\Delta\Sigma$ Modulator is looped around to the input of the ADC Digital Low Pass Decimation Filter. When the Parallel Loopback is activated the input analog signal on pins C0/1\_ADC+/- is looped around to the C0/1\_DAC+/- output. 16-bit parallel data from the ADC Digital Low Pass Decimation Filter is looped around to the DAC Digital Low Pass Interpolation Filter. This data may be read by the DSP, but parallel data written to the DAC by the DSP will be lost. CODEC0 and CODCE1 of the ZL38012 may be powered down if they are not required. See Firmware Manual. Figure 3 - CODEC Block Diagram #### 3.1 Input Buffer The internal differential input buffer of the ZL38004 CODECs is configured with a Microphone Amplifier interface with internal gain. The internal feedback resister (R) is programmable for gain settings of 0, 6.02, 12.04, 18.06, 24.08 and 30.10 dB for an input maximum differential voltage of 800 to 25 mVppd. Full scale ADC input voltage is 800 mVppd (9 dBm0), which represents full scale 2s complement codes of ±32767. In this application C0/1\_BFo+/-outputs should be left open and C0/1\_ADCi+/- are to be capacitively coupled. Figure 4 - CODEC 0/1 ADC Microphone Amplifier Selected #### 3.2 Reconstruction Filter and Driver (DAC Output) The full scale DAC output voltage is 1200 mVppd (9 dBm0), which represents full scale 2s complement codes of $\pm 32767$ when driving a minimum load of 10 K $\Omega$ . See section 8.0, "Applications" on page 70 of this design manual for details. The DAC reconstruction filter reduces the out of band noise at the DAC output caused by the DAC delta-sigma modulator. The modulator contributes very little noise up to 30 kHz. However, even with the reconstruction filter, the DAC output will look noisy when view on an oscilloscope due to residual out of band modulator noise. At 1 MHz, the noise contained within a 300 Hz band is less than -40 dBm0. #### 4.0 PCM Port #### 4.1 PCM Port The PCM port support data communication between an external peripheral device and the ZL38012 DSP Core using separate input (PCMi) and output (PCMo) serial streams with TDM (i.e., ST-BUS, GCI or McBSP) or SSI interface timing. Access to the control and status registers associated with these ports is through the Slave SPI port (Pin Description Table 6) or UART (Pin Description Table 4). The PCM Port pin functions are described in Table 5. These port signals are either in their input or high impedance states after a power-on reset and outputs signals PCMo may be put in a high impedance state at any time during normal operation. Refer to the associated Firmware Manual for PCM port control, status and mode selection. Figure 5 illustrates the signals associated with the Master and Slave timing modes of operation for PCM Port. Insert A: PCM port Master TDM (Mode 0), shows data clock (PCM\_CLKo) and frame pulse (PCMFP) as outputs derived from the ZL38012 internal PLL. PCM\_CLKo clocks data into the ZL38012 on PCMCMi and out of the ZL38012 on PCMo, and PCMFP delineates the 8 kHz frame boundaries for these signals. Insert B: PCM Master SSI (Mode3), functions the same way as the TDM Master except that selected channels are defined by enable outputs P0ENA1 and P0ENA2. With slave operation the source of timing is not the ZL38012, so PCM\_CLKi is the input clock and PCMFP is the 8 kHz input frame pulse. This is illustrated by Figure 5 C: PCM Port Slave TDM (Modes 1 & 2) and D: PCM Port Slave SSI (Modes 4, 5 & 6). See 4.2, "PCM Port Modes of Operation" for port mode descriptions. Figure 5 - PCM Port Signal Configurations for Master/Slave Operation The ZL38012 will process audio channels of up to 16 bits in length. Audio channel sizes are designated as either 8-bit (Short) or 16-bit (Long) on the PCM interfaces. With TDM operation each audio channel is mapped on to one or more 8-bit time slots that are defined by the associated frame alignment signal. Each PCM port (0 & 1) supports from 1 to 4 Short Channels; 1 or 2 Short Channels and 1 Long (16-bit) Channel; or 2 Long Channels. Audio channels are defined as First and Second Long, and First, Second, Third and Fourth Short, see the Firmware Manual for assignment details. These channels may be assigned to different time slots on the input and output streams. In SSI mode each PCM port supports 1 or 2 Short or Long channels, which are defined on PCMi/0 by the position and length of enable signals P0ENA1 and P0ENA2. Audio channels are defined as First and Second Long, and First and Third Short, see the Firmware Manual for assignment details. Channel positions and length are common to input and output signals. The data clock rate (PCM\_CLKi) of the PCM interface may be selected to be either true and inverted polarity, see Figure 6. The frame rate is 8 kHz. Figure 6 - Clock Polarity versus Data Rate Audio channel data clocked in on PCMi may be sampled at either the 1/2 or 2/2 bit positions. Figure 7 - PCM Serial Data Input Sampling Points The PCM Ports support two loopbacks, which function in both TDM and SSI modes of operation. That is, a PCM Port Loopack that loops the assigned input audio channels on PCMi to the assigned output audio channels on PCMo, see Figure 8. Throughput delay for specific audio channel bits from PCMi to PCMo is two frames when the data clock rate is twice the data rate and the number of clock cycles/frame $\geq$ 42 or when the clock rate is the same as the data rate and the number of clock cycles/frame $\geq$ 21, otherwise throughput delay is three frames. Audio channel data is also passed to the DSP Core input. The DSP Loopback loops the audio channel data output from the DSP Core to the DSP Core input. Audio channel data is also passed to the PCMo output. Figure 8 - PCM and DSP Loopbacks The bit sequence used for 8 and 16-bit audio channels may be reversed (swapped) between the PCM inputs/outputs and the DSP Core. Table 8 shows that when bit swapping is activated and $b_{15}/b_7$ is the bit transmitted first (MSB) on PCMi/o, the DSP Core will process audio channels as if $b_0$ is the Most Significant Bit (MSB). | Bit<br>Swapping | Audio Channel<br>Length (bits) | PCMi/o Transmission (First Last) | DSP Core Processing (MSB LSB) | |-----------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | De-activated | 8 | b <sub>7</sub> b <sub>6</sub> b <sub>5</sub> b <sub>4</sub> b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | b <sub>7</sub> b <sub>6</sub> b <sub>5</sub> b <sub>4</sub> b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | | | 16 | b <sub>15</sub> b <sub>14</sub> b <sub>13</sub> b <sub>12</sub> b <sub>11</sub> b <sub>10</sub> b <sub>9</sub> b <sub>8</sub> b <sub>7</sub> b <sub>6</sub> b <sub>5</sub> b <sub>4</sub> b <sub>3</sub><br>b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | b <sub>15</sub> b <sub>14</sub> b <sub>13</sub> b <sub>12</sub> b <sub>11</sub> b <sub>10</sub> b <sub>9</sub> b <sub>8</sub> b <sub>7</sub> b <sub>6</sub> b <sub>5</sub> b <sub>4</sub> b <sub>3</sub><br>b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | | Activated | 8 | b <sub>7</sub> b <sub>6</sub> b <sub>5</sub> b <sub>4</sub> b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | b <sub>0</sub> b <sub>1</sub> b <sub>2</sub> b <sub>3</sub> b <sub>4</sub> b <sub>5</sub> b <sub>6</sub> b <sub>7</sub> | | | 16 | b <sub>15</sub> b <sub>14</sub> b <sub>13</sub> b <sub>12</sub> b <sub>11</sub> b <sub>10</sub> b <sub>9</sub> b <sub>8</sub> b <sub>7</sub> b <sub>6</sub> b <sub>5</sub> b <sub>4</sub> b <sub>3</sub><br>b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | $\begin{array}{c} b_0b_1b_2b_3b_4b_5b_6b_7b_8b_9b_{10}b_{11}b_{12}b_{13} \\ b_{14}b_{15} \end{array}$ | Table 8 - PCM Port Bit Swapping #### 4.2 PCM Port Modes of Operation PCM ports 0 and 1 can function in any of seven operational modes numbered 0 to 6. These modes may be grouped into modes with pre-defined time slots (Modes 0, 1, 3 & 4), modes with flexible timing (Modes 2 & 5) and an automatic rate detection mode (Mode 6). The modes with pre-defined time slots are TDM Master (0), TDM Slave (1), SSI Master (3) and SSI Slave (4), where Master/Slave refers to timing. The data rates, frame rates, bits/frame and 8-bit time slot numbering (TDM modes only) for these modes are listed in Table 9. In the TDM modes each short channel must be assigned to one of these unassigned 8-bit time slots. Each long channel must be assigned to two 8-bit unassigned contiguous time slots in SSI modes, or two 8-bit unassigned contiguous or non-contiguous time slots that do not straddle the physical frame boundaries defined by the frame pulse alignment signals PCMFP in TDM modes. | Data Rate<br>(kb/sec) | 8-Bit Time Slot Numbering (Bits/frame) | | |-----------------------|----------------------------------------|--| | | PCMFP or PCMENA1/2 = 8 kHz | | | 128 | 0 - 1 (16) | | | 256 | 0 - 3 (32) | | | 512 | 0 - 7 (64) | | | 1024 | 0 - 15 (128) | | | 2048 | 0 - 31 (256) | | | 4096 | 0 - 63 (512) | | | 8192 | 0 - 127 (1024) | | | 16384 | 0 - 255 (2048) | | Table 9 - Stream Data Rates and Associated 8-Bit Time Slot Numbering Mode 2 is defined as TDM Slave operation with Flexible Clocks and mode 5 is SSI Slave operation with Flexible Clocks. In these modes the number of bits in an 8 kHz frame is programmable. When the data rate is the same as the clock rate on inputs PCM\_CLKi the number of clock/cycles per frame can be any number between 8 to 2047 inclusive. The number of clock/cycles per frame can be any even number between 16 and 2046 when the data rate is half the clock rate. With mode 6, SSI Slave with Automatic Rate Detection, the clock rate must be programmed to be equal to the data rate. Other options that must be programmed are clock polarity, enable signal polarity and the input bit sampling points on PCMi. The ZL38012 will automatically detect the number of clock cycles between consecutive active states of PCMENA1, the width of the active state of ENA1 to be either 8 or 16 bits, the width of the active state of PCMENA2 to be either 8 or 16 bits, and the number of bits between the end of the active state of PCMENA1 and the beginning of the active state of PCMENA2. This is illustrated by Figure 10. These variables are reported in the SSI Status registers for verification purposes and do not need to be written to other registers for normal mode 6 operation. In SSI mode applications PCMENA1 must always be used. If two audio channels are to be processed, then PCMENA1 and PCMENA2 will both be used. Figure 10 - Mode 6 - SSI Slave with Automatic Rate Detection Table 10 shows the Control bit states that select each of the PCM modes. Refer to the Firmware Manual for programming specifics. | Mada | DOM Dout Timing Mode Description | PCM Port Control Register | | | | |-------|---------------------------------------------------------------------------------------------|---------------------------|---------------|--------------|---------| | Mode | PCM Port Timing Mode Description | Mstr/Slv | SSI Md | SSI Reg | Flx Clk | | 0 | TDM Master | 1 | 0 | Х | 0 | | 1 | TDM Slave | 0 | 0 | Х | 0 | | 2 | TDM Slave with Flexible Clocks - see Table 13 to select number of clock cycles per frame. | 0 | 0 | Х | 1 | | 3 | SSI Master | 1 | 1 | 1 | 0 | | 4 | 4 SSI Slave - see Table 15 for bits/frame | | 1 | 1 | 0 | | 5 | 5 SSI Slave with Flexible Clocks - see Table 13 to select number of clock cycles per frame. | | 1 | 1 | 1 | | 6 | 6 SSI Slave with Automatic Rate Detection - see Table 16 for expected bits/frame. | | 1 | 0 | 0 | | Not r | Not recommended; not considered normal operation. | | Remaining bit | combinations | 3 | **Table 10 - PCM Port Mode Description** It should be noted that the control bit PPCMRst (PCM Reset) should be programmed from low to high as the last register write when any of the control bits associated with the respective PCM ports is changed. See Firmware Manual for more details. **Mode 0 (TDM Master)** - in this mode PCMFP and PCM\_CLKo are output signals sourced from the ZL38012 internal timing block. They provide TDM frame, bit alignment and clocking for the time slots of signals PCMPCMi/o. PCMENA2 are in a high impedance state. In this mode the PCM Port Control Register bits PPCMDR[2:0] is used to establish the PCM data rates of PCMi/o, frame pulse rate of PCMFP and clock rate of PCM\_CLKo. See Table 11 below. | Port PCM Control Register - Firmware Manual | | | | | |---------------------------------------------|----------------------|-------------------------|--|--| | PPCMDR<br>[2:0] | Number of bits/frame | PCM_CLKo Clock<br>Rates | | | | 000 | 16* | 128 | | | | 001 | 32 | 256 | | | | 010 | 64 | 512 | | | | 011 | 128 | 1024 | | | | 100 | 256 | 2048 | | | | 101 | 512 | 4096 | | | | 110 | 1024 | 8192 | | | | 111 | 2048 | 16384 | | | Table 11 - PCM Timing Mode 0 Output Clock and Data Rate Selection **Mode 1 (TDM Slave)** - in this mode PCMFP is an input, one of the PCM\_CLKi inputs is used as a clock signal (see Pin Description Table 3), and PCMi/o transports PCM data. PCMENA2 and PCM\_CLKo are in a high impedance state. The functional relationship between control bits PCMDR[2:0] and clock signals PCM\_CLKi are shown in Table 12. The frame pulse input must be 8 kHz. | Port PCM Control Register - Firmware Manual | | | | | | |---------------------------------------------|----------------------|-------------------------|--|--|--| | PPCMDR<br>[2:0] | Number of bits/frame | PCM_CLKi<br>Clock Rates | | | | | 000 | 16* | NA | | | | | 001 | 32 | NA | | | | | 010 | 64 | NA | | | | | 011 | 128 | NA | | | | | 100 | 256 | 2048 | | | | | 101 | 512 | 4096 | | | | | 110 | 1024 | 8192 | | | | | 111 | 2048 | 16384 | | | | Table 12 - PCM Timing Mode 1 Required Clock Rates for Port Inputs <sup>\*</sup> It should be noted that when 8 bits/frame operation is selected only one short virtual channel can enabled; when 16 bits/frame operation is selected only two short or one long virtual channel can be enabled. <sup>\*</sup> It should be noted that when 8 bits/frame operation is selected only one short virtual channel can enabled; when 16 bits/frame operation is selected only two short or one long virtual channel can be enabled. **Mode 2 (TDM Slave with Flexible Clocks)** - in this mode PCMFP in an input, one of the or PCM\_CLKi inputs is used as a clock signal, and PPCMi/o transports PCM data. PENA2 and PPCM\_CLKo are in a high impedance state. In this mode Port PCM Control Register bits PPCMDR[2:0] have no function. PCMi/o data rates are determined from the CCPF[10:0] control bits, the frame signal input PCMFP and input clocks PCM\_LBi or PCM\_CLKi. See Table 13 below. The CCPF[10:0] can be any number from 8 to 2047 (00000008 $_{\rm H}$ to 000007FF $_{\rm H}$ ), see Table 13. | CCPF[10:0]<br>(Clock | | put Signal PCM<br>it Signal PCMEI | | |----------------------|--------------------|-----------------------------------|-------------------| | Cycles/<br>Frame) | PCMi/o<br>(Kb/sec) | PCM_LBi<br>(kHz) | PCM_CLKi<br>(kHz) | | 8 | 64 | 64 | NA | | 9 | 72 | 72 | NA | | 10 | 80 | 80 | NA | | | | | | | 127 | 1016 | 1016 | NA | | 128 | 1024 | 1024 | 1024 | | 129 | 1032 | 1032 | NA | | | | | | | 255 | 2040 | 2040 | NA | | 256 | 2048 | 2048 | 2048 | | 257 | 2056 | 2056 | NA | | | | | | | 511 | 4088 | 4088 | NA | | 512 | 4096 | 4096 | 4096 | | 513 | 4104 | 4104 | NA | | | | | | | 1023 | 8184 | 8184 | NA | | 1024 | 8192 | 8192 | 8192 | | 1025 | 8200 | 8200 | NA | | | | | | | 2046 | 16368 | 16368 | NA | | 2047 | 16376 | 16376 | NA | Table 13 - PCM Timing Mode 2, Required Frame Signal and Clock Rates for Clock = Data Rates **Mode 3 (SSI Master)** - in this mode PCMENA1/2 and PCM\_CLKo are output signals sourced from the ZL38012 internal timing block and PCMi/o transport PCM data, see Table 14. PCMENA1 and PCMENA2 are enable outputs that determine the positions of either 8 or 16 bit audio channels in the PCMi/o streams, see Firmware Manual for programming. | PCM port Control Register - Firmware Manual | | | | | |---------------------------------------------|----------------------|----------------------------|--|--| | PPCMDR<br>[2:0] | Number of bits/frame | PCM_CLKo Clock Rates (kHz) | | | | 000 | 16* | 128 | | | | 001 | 32 | 256 | | | | 010 | 64 | 512 | | | | 011 | 128 | 1024 | | | | 100 | 256 | 2048 | | | | 101 | 512 | 4096 | | | | 110 | 1024 | 8192 | | | | 111 | 2048 | 16384 | | | Table 14 - PCM Timing Mode 3 Output Clock and Data Rate Selection **Mode 4 (SSI Slave)** - in this mode PCMENA1/2 are inputs, one of the PCM\_CLKi inputs for PCM Port are used as clock signals (see Pin Description table), and PCMi/o transport PCM data. PCM\_CLKo is in a high impedance state. The frame pulse input is 8 kHz. | PCM Port Control Register - Firmware Manual | | | | | |---------------------------------------------|----------------------|--------------------|--|--| | PPCMDR<br>[2:0] | Number of bits/frame | PCM Port<br>Clocks | | | | | | PCM_CLKi<br>(kHz) | | | | 000 | 16* | NA | | | | 001 | 32 | NA | | | | 010 | 64 | NA | | | | 011 | 128 | NA | | | | 100 | 256 | 2048 | | | | 101 | 512 | 4096 | | | | 110 | 1024 | 8192 | | | | 111 | 2048 | 16384 | | | Table 15 - PCM Timing Mode 4 Required Clock Rates for PCM Port Inputs In this mode the SSIDR[2:0] bits of the SSI Status Register (See Firmware Manual) can be used to monitor the number of bits per frame with 8 kHz strobe signals. <sup>\*</sup> It should be noted that when 8 bits/frame operation is selected only one short virtual channel can enabled; when 16 bits/frame operation is selected only two short or one long virtual channel can be enabled. <sup>\*</sup> It should be noted that when 8 bits/frame operation is selected only one short virtual channel can enabled; when 16 bits/frame operation is selected only two short or one long virtual channel can be enabled. **Mode 5 (SSI Slave with Flexible Clocks)** - in this mode PCMENA1/2 are inputs, one of the or PCM\_CLKi inputs for PCM Port are used as clock signals (see Pin Description table), and PCMi/o transport PCM data. PPCM\_CLKo is in a high impedance state. In this mode PCM Port Control Register bits PPCMDR[2:0] have no function. PCMi/o data rates are determined from the CCPF[10:0] control bits (see Firmware Manual), the frame signal input ENA1, and input clocks PCM\_LBi and PCM\_CLKi. The PCMENA2 strobe input is used to delineate the second SSI short or long audio channel on PCMi/o. See Table 13. **Mode 6 (SSI Slave with Automatic Rate Detection)** - in this mode PCMENA1/2 are inputs, one of the or PCM\_CLKi inputs for PCM Port is used as a clock signal (see Pin Description table), and PCMi/o transports PCM data. PCM\_CLKo is in a high impedance state. In this mode the PCM interface port will automatically detect the data rate, strobe positions, clock rate and virtual channel sizes. PPCMDR[2:0] have no function. It should be noted that the relationship between the Number of bits/frame and Clock Rates shown in Table 16 is only true when the PCMENA1 input strobe is 8 kHz. When the PCMENA1 input signal is neither 8 kHz, the SSIDR[2:0] status register will indicate the number of bits (clock cycles) per frame. | PCM Port Control Register - Firmware Manual ZL38500 | | | | |-----------------------------------------------------|----------------------|----------------|--| | SSIDR<br>[2:0] | Number of bits/frame | PCM_CLKi (kHz) | | | 000 | 16* | NA | | | 001 | 32 | NA | | | 010 | 64 | NA | | | 011 | 128 | NA | | | 100 | 256 | 2048 | | | 101 | 512 | 4096 | | | 110 | 1024 | 8192 | | | 111 | 2048 | 16384 | | Table 16 - PCM Timing Mode 6 Measured Clock Rate of PCM\_CLKi Input <sup>\*</sup> It should be noted that when 8 bits/frame operation is selected only one short virtual channel can enabled; when 16 bits/frame operation is selected only two short or one long virtual channel can be enabled. #### 4.3 TDM - ST-BUS, GCI & McBSP Operation Default frame pulse position is ST-BUS format with the active phase straddling the frame boundary, see Table 17. The frame pulse may also be programmed to have its active phase complete on the frame boundary for McBSP format; and to have its active phase begin on the frame boundary for GCI format. See Firmware Manual for the selection of frame pulse PCMfpS[1:0], clock polarity PCLKP, frame pulse polarity PCMfpP and data rate PPCMDR[2:0]. | Frame Pulse PCMfpS[1:0] | Bus Format | Description | |-------------------------|------------|--------------------------------------------------------------------| | 00 | ST-BUS | Active phase straddles frame boundary. | | 01 | GCI | Active phase starts at the frame boundary. | | 10 | McBSP | Active phase starts one TDM clock cycle before the frame boundary. | | 11 | Reserved | Reserved. | **Table 17 - TDM Frame Pulse Selection** Figure 11 illustrates the ST-BUS format with master or slave timing (see Table 10). This requires selecting the frame pulse as ST-BUS, the frame pulse polarity must be active low (PCMfpP = 0), the PCM clock polarity must be set so the clock falling edge occurs on the frame boundary (PCLKP = 0). In this format frames are delineated by the last falling edge of the bit clock that occurs during the active low frame pulse, see AC Electrical Characteristics. The frame pulse rate is 8 kHz. This programming is shown in Table 18. | Bus Format | PCMfpS[1:0] | PCMfpP | PCLKP | |------------|-------------|--------|-------| | ST-BUS | 00 | 0 | 0 | | GCI | 01 | 1 | 1 | | McBSP | 10 | 1 | 1 | Table 18 - TDM - ST-BUS, GCI and McBSP Selection Figure 11 - TDM - ST-BUS Slave/Master Functional Timing Diagram Figure 12 illustrates the GCI format with slave timing (see Table 10). This requires selecting the frame pulse as GCI, the frame pulse polarity must be active high (PCMfpP = 1), the PCM clock polarity must be set so the clock rising edge occurs on the frame boundary (PCLKP = 1). In this format frames are delineated by the rising edge of the bit clock that occurs immediately before the first falling edge of the bit clock during the active high frame pulse, see AC Electrical Characteristics. The frame pulse rate is 8 kHz. This programming is shown in Table 18. Figure 12 - TDM - GCI Slave Functional Timing Diagram Figure 13 illustrates the GCI format with master timing (see Table 10). This requires selecting the frame pulse as GCI, the frame pulse polarity must be active high (PCMfpP = 1), the PCM clock polarity must be set so the clock rising edge occurs on the frame boundary (PCLKP = 1). In this format frames are delineated by the rising edge of the bit clock that coincides with the rising edge of the active high frame pulse, see AC Electrical Characteristics. This programming is shown in Table 18. Figure 13 - TDM - GCI Master Functional Timing Diagram Figure 14 illustrates the McBSP format with master and slave timing (see Table 10). This requires selecting the frame pulse as McBSP, the frame pulse polarity must be active high (PCMfpP = 1), the PCM clock polarity must be set so the clock rising edge occurs on the frame boundary (PCLKP = 1). In this format frames are delineated with slave timing by the last rising edge of the bit clock that occurs immediately after the last falling edge of the bit clock during the active high frame pulse. Frames are delineated in with master timing by the rising edge of the bit clock that coincides with the falling edge of the active high frame pulse, see AC Electrical Characteristics. This programming is shown in Table 18. Figure 14 - TDM - McBSP Slave/Master Functional Timing Diagram ### 4.4 SSI Operation Figure 15 illustrates the timing options for the SSI format enable signals PCMENA1 and PCMENA2, as well as the bit clock options. Programming for these options is shown in Table 19, the Firmware Manual. The polarity of the active portion of PCMENA1 is selected by control bit PCMfpP (1 for high; 0 for low) and the polarity of the active portion of PCMENA2 is selected by control bit PSSISSP (1 for high; 0 for low). Bit clock polarity is determined by control bit PCLKP. | PCMfpS<br>[1:0] | Enable Active | PCMSSISF[1:0] | Enable Inactive | |-----------------|----------------------------------------------|---------------|----------------------------------------| | 00 | 1/2 clock cycle before beginning of bit cell | 00 | Coincident with end of bit cell | | 01 | 1 clock cycle before beginning of bit cell | 01 | 1/2 clock cycle after end of bit cell | | 10 | Coincident with beginning of bit cell | 10 | 1/2 clock cycle before end of bit cell | | 11 | Reserved | 11 | Reserved | Table 19 - SSI Enable Start; Enable Finish Position Selection Figure 15 - SSI Slave/Master Enable and Bit Clock Functional Timing Figures 16 illustrates the SSI functional timing used when the two enable strobes (audio channels) are separated by a non-zero number of bit clock cycles. Here the enable signal polarities are active low (PCMfpP = PSSISSP = 0), either bit clock polarity may be selected (PCLKP = 1/0). In this format frames are delineated by the active edge of PCMENA1 minus 1/2 bit clock cycle. See Firmware Manual to program the positions of the Audio Channels within the 8 kHz frame. Figure 16 - SSI Mode: Separated Channels Functional Timing Figure 17 is similar to Figure 16 except for the audio channel positioning. Here the audio channels are adjacent and the associated enable signals overlap, see PCMfpS[1:0] and PCMSSISF[1:0] programming Table 19. Figure 17 - SSI Mode: Adjacent Channels Functional Timing # 4.5 I<sup>2</sup>S Port Description The I<sup>2</sup>S (Inter-IC Sound) port and PCM Port share the same physical pins of the ZL38012. Selection of either I<sup>2</sup>S port operation or PCM Port One operation is done through FW load. See Firmware Manual. The I $^2$ S port can be used to connect external Analog-to-Digital Converters or CODECs to the internal DSP. This port can operate in master mode, where the ZL38012 is the source of the port clocks, or slave mode, where the bit and sampling clocks (I $^2$ S\_SCK and I $^2$ S\_LRCK) are inputs to the ZL38012. The master clock (I $^2$ S\_MCLK) is always an output. In I $^2$ S port master mode the clock signal at output pin I $^2$ S\_LRCK is the sampling frequency ( $f_S$ ), the clock signal at output I $^2$ S\_SCK is 32 x $f_S$ , and the clock signal at output I $^2$ S\_MCLK is 256 x $f_S$ . In I $^2$ S port slave mode the relationship between the clock signal at input pin I $^2$ S\_LRCK and the clock signal at input I $^2$ S\_SCK must be 32 x $f_S$ . In slave mode the 256 x $f_S$ relationship between $f_S$ and the I $^2$ S\_MCLK is not mandatory, and the I $^2$ S\_MCLK output pin will be in a high impedance state (see pin description Table 5). This is illustrated in Table 20. See Firmware Manual for I $^2$ S programming options. | Master Mode Operation | | | Slave Mode | e Operation | |------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------| | I <sup>2</sup> S_LRCK output<br>(f <sub>S</sub> kHz) | I <sup>2</sup> S_SCK output<br>(32f <sub>S</sub> kHz) | I <sup>2</sup> S_MCLK output<br>(256f <sub>S</sub> kHz) | I <sup>2</sup> S_LRCK input<br>(f <sub>S</sub> kHz) | l <sup>2</sup> S_SCK input<br>(32f <sub>S</sub> kHz) | | 8 | 256 | 2048 | 8 | 256 | Table 20 - I<sup>2</sup>S Port Clock Rate and Mode Selection The I<sup>2</sup>S interface supports one dual channel CODEC (Figure 18). Figure 18 - Dual CODEC Configuration See section 8.0, "Applications" on page 70 of this design manual for more information about interfacing to specific external converters. The format of the I<sup>2</sup>S bus port can be configured in one of two ways. Figure 19 illustrates the first format, which is left channel first associated with I<sup>2</sup>S\_LRCK (Left/Right Clock signal) low, followed by the right channel associated with I<sup>2</sup>S\_LRCK high (control bit I<sup>2</sup>SBF = 1). The MSB of the data is clocked out starting on the second falling edge of I<sup>2</sup>S\_SCK (bit clock signal) following the I<sup>2</sup>S\_LRCK transition and clocked in starting on the second rising edge of I<sup>2</sup>S\_SCK (bit clock) following the I<sup>2</sup>S\_LRCK transition. See Firmware Manual for I<sup>2</sup>S port setup. Figure 19 - I<sup>2</sup>S Audio Interface with Left Channel Enable Low/Right Channel Enable High The alternate format of the $I^2S$ bus (Figure 20) is left channel first associated with $I^2S\_LRCK$ (Left/Right Clock signal) high, followed by the right channel associated with $I^2S\_LRCK$ low (control bit $I^2SBF = 0$ ). The MSB of the data is clocked out starting on the falling edge of $I^2S\_SCK$ (bit clock signal) associated with the $I^2S\_LRCK$ transition and clocked in starting on the first rising edge of $I^2S\_SCK$ (bit clock) following the $I^2S\_LRCK$ transition. See Firmware Manual for $I^2S$ port setup. Figure 20 - I<sup>2</sup>S Audio Interface with Left Channel Enable High/Right Channel Enable Low Figure 21 shows the activated $I^2S$ Loopback. In this state audio channel data output from the DSP Core is looped around to the DSP Core input (control bit $I^2SLp = 1$ ). Audio channel data is also passed to the $I^2S_SDi/o$ pin, which must be configured as an output (control bit $I^2SSDi/oSel = 1$ ). $I^2S_SDi/oSel Figure 21 - Inter-IC Sound (I<sup>2</sup>S) Loopback ## 5.0 Host Microprocessor and Peripheral Interfaces #### 5.1 Master SPI (FLASH Port) The Master SPI port is used by the ZL38012 to access one or two peripheral devices (chip select signals SPIM\_CS[1:0]). It supports both SPI and MICROWIRE modes of operation and can write up to 40 bits or read up to 32 bits in a single access. The Chip Select output signals may be programmed for a single access or burst access. All communication is MSB first and all pins of the master SPI port are outputs controlled by the ZL38012, except SPIM\_MISO, see Pin Description Table 6. The functional timing of the Master SPI port is illustrated in Figure 22. Port reads and writes are similar to those described in the Slave SPI section of this design manual. That is, a write access consists of a port write Command + address/data/control (Figure 26), and a read access consists of a port write Command and port read dummy byte/bits + data (Figures 27 and 28). The number of clock cycles that is transmitted by the master SPI on SPIM\_CLK to communicate with a particular peripheral device is programmable. The total number of clock cycles for a port write and port read are as follows: ``` port write clocks cycles = (MSUpEn + MSTxWL[1:0] + 1) x 8, and port read clocks cycles = (MSUpEn + MSTxWL[1:0] + 1 + MSRxWL) x 8 + MSMWR, ``` where: all variables are decimal equivalents of the binary values programmed in these registers. See the Firmware Manual for details on programming the Master SPI port and the variables in the equations above. See section 8.0, "Applications" on page 70 of this design manual for further information on interfacing flash memory to the Master SPI port. Figure 22 - Master SPI and Microwire Port Functional Timing #### 5.2 Slave SPI (Host Port) The slave SPI port may be used by an external host microprocessor to access (Read/Write) the ZL38012 internal control/status registers and memory. Access is initiated when the external host makes signal SPIS\_CS low and is ended when this signal goes high. The host will then apply a clock (maximum 25 MHz) to signal SPIS\_CLK to clock data out of SPIS\_MISO and in on SPIS\_MOSI. Figure 23 - Slave SPI and Microwire Port Functional Timing Figure 23 illustrates the Slave SPI Port operation and functional timing, which is determined by the control bits of the Slave SPI Control Register (See Firmware Manual). The following paragraphs describe these options. It should be noted that most accesses will be longer than the 8-bit example shown in Figure 23. An SPI port read access consists of a Command Word being clocked into SPIS\_MOSI followed by a series of data bits clocked out of SPIS\_MISO, see Figure 27. It will take 8 SPIS\_CLK cycles for the ZL38012 to process the read data access function so the first 8 bits clocked out on SPIS\_MISO are considered dummy bits. An SPI port write access consists of a Command Word followed by a series of data bits clocked into SPIS\_MOSI, see Figure 26. SPIS\_CLK may be either a gated or continuous clock. ## SSCPOL = SSCPHA = 0 (Microwire) In this mode of operation data is clocked in (SPIS\_MOSI) on the first rising edge of SPIS\_CLK after SPIS\_CS becomes active. Data is clocked out (SPIS\_MISO) on the falling edge of SPIS\_CLK. When control bit SSMWR = 1 Microwire operation is activated. In Microwire operation only one dummy bit needs to be clocked out by the host between the end of the Command Word and the beginning of valid read data. When SSMWR = 0 the normal eight dummy bits need to be clocked out. #### SSCPOL = 0; SSCPHA = 1 In this mode of operation data is clocked in (SPIS\_MOSI) on the first falling edge of SPIS\_CLK after SPIS\_CS becomes active. Data is clocked out (SPIS\_MISO) on the rising edge of SPIS\_CLK. #### SSCPOL = 1; SSCPHA = 0 In this mode of operation data is clocked in (SPIS\_MOSI) on the first falling edge of SPIS\_CLK after SPIS\_CS becomes active. Data is clocked out (SPIS\_MISO) on the rising edge of SPIS\_CLK. #### SSCPOL = SSCPHA = 1 In this mode of operation data is clocked in (SPIS\_MOSI) on the first rising edge of SPIS\_CLK after SPIS\_CS becomes active. Data is clocked out (SPIS\_MISO) on the falling edge of SPIS\_CLK. Flow and maintenance control bits, as well as status bits are described in the Firmware Manual. #### **5.3 UART** The UART (Universal Asynchronous Receiver Transmitter) port may be used by an external host microprocessor to access (Read/Write) the ZL38012 internal control/status registers and memory. The ZL38012 DSP will set up the initial parameters of this port (i.e., master/slave, baud rate, stop bits, parity bit...) during the Boot process. After the device has been booted these port options can be changed as per the Firmware Manual. The UART port will support 8-bit data only with any combination of 1 start bit, 0 or 1 parity bit(s) and 1, 1.5 or 2 stop bit(s) as shown in Figure 24. Figure 24 - Example of Some the Supported UART Interface Timing Flow and maintenance control and status bits are described in the Firmware Manual. #### 5.4 Host Interface Operation (Slave SPI and UART Ports) The control/status registers and memory of the ZL38012 can be accessed (R/W) by an external host through the Slave SPI and the UART ports. Register/Memory read and write accesses are carried out through a series of port read and write accesses as follows: #### **Write Access** - 1. Read Control Register determine if previous port access is complete i.e., If Start/Pending = 0 then step 2, else continue polling. - 2. Write Address this is the ZL38012 register or memory address location. - 3. Write Data this the data that will be written to the ZL38012. - 4. Write Control Register make Start/Pending = 1 to initiate the write operation. #### **Read Access** - 1. Read Control Register determine if previous access is complete i.e., If Start/Pending = 0 then step 2, else continue polling. - 2. Write Address this is the ZL38012 register or memory address location. - 3. Write Control Register make Start/Pending = 1 to initiate the write operation. - 4. Read Control Register determine if last access is complete i.e., Start/Pending = 0. - 5. Read Data this is the data from the ZL38012 register or memory location. Each Slave SPI and UART port access initiated by an external host consists of an 8-bit Command Byte followed by a series of one to four Address, Data or Control Bytes. This 8-bit Command Byte refers to the port access cycle only, not to the Register/Memory access of which it is a part. The Control Byte may be either 8 or 16 bits long and refers to the Register/Memory read or write access being performed. Figures 25 shows the structure of each port access. The first two bits of every access must be $10_B$ for the access to be considered valid and carried out. The next bit is $\overline{R}/W$ , which defines the current port access as a read or write operation. When $\overline{R}/W = 0$ (read) the Command Byte will be clocked in and data will be clocked out of the ZL38012 during this port access. When $\overline{R}/W = 1$ (write) the Command Byte followed by the Address, Data or Control Byte will be clocked into the ZL38012 during the port access. This is illustrated in Figure 26, Figure 27 and Figure 28 for the slave SPI interface port and in Figure 29 and Figure 30 for the UART interface port. The next two bits of the Command Byte determine the number of valid bytes that will follow the Command Byte excluding dummy bytes and bits. The last three bits of the Command Byte determine the type of data that is being transferred immediately following the Command Byte. This can be a 16-bit address, up to 32 bits of read data, up to 32 bits of write data or 8/16 bits of Control. The most significant byte of the Control Word is 0000\_000M, where M = 0 selects the Data RAM and Registers or M = 1 selects the Instruction RAM. If the state of this bit (M) does not need to change, then only the least significant byte of the Control Word needs to be sent. The Start/Pending (P) bit of the Control Word initiates a Register/Memory read or write function. The ZL38012 will make this bit zero when a Register/Memory read or write is complete. The next two bits (WW) indicate the number of data bytes that are to be written or read to complete the Register/Memory access. The R bit determines if the Register/Memory access is read or write. See SPI and UART examples in the 8.0, "Applications" on page 70 of this design manual. Figure 25 - Slave SPI and UART Port Access Figure 26 - Example of a Port Write Access to the Slave SPI Port (8-bit data) Figure 27 - Example of a Port Read Access to the Slave SPI Port (8-bit data) Figure 28 - Example of a Port Read Access to the Slave SPI Port (8-bit data) When the UART port has been defined as a slave (see Firmware Manual) it can be used by an external host master to access the Data RAM, Registers and Instruction RAM. The UART interface port requires that data sampled on UART\_Rx be 5 characters long and that transmit data on UART\_Tx will be 4 characters long. The Command, Address, data and control bytes used with the UART interface are the same as for the SPI Slave interface, see Figure 25. Examples of UART Memory/Register read and write accesses are illustrated by Figure 29 and Figure 30. See SPI and UART examples in the 8.0, "Applications" on page 70 of this design manual. The UART\_Rx input must synchronized on the data from the host microprocessor. This is achieved by the host sending a series of at least 5 all ones characters (idle signal) to force re-synchronization. The first zero received after this all-ones sequence will be interpreted as a start bit of a character that contains a new Command Byte. Flow and maintenance control bits, as well as status bits are described in the Firmware Manual. Figure 29 - Example of a Read Access to the Slave UART Port Figure 30 - Example of a Write Access to the Slave UART Port #### **5.5 GPIO** The ZL38012 has 5 GPIO (General Purpose Input/Output) pins that can be individually configured as either input or output, and have associated maskable interrupts. These pins are intended for low frequency signalling. When a GPIO pin is defined as an input the state of that input pin is sampled with the internal master clock (Mclk = 100 MHz) and latched into the GPIO Read Register. Immediately after a power-on reset (RST pin) the GPIO pins are defined as inputs and their state is captured in the GPIO Start-Up Status Register. The state of this register is used by the Boot program to determine the base functionality and programming options of the device. See the Operations section of this design manual and the Firmware Manual for further definition. Individual GPIO pins may also be defined as outputs with associated enable/disable (active/high impedance) control. See the Firmware Manual for control and status programming. # 6.0 Device Operation #### 6.1 Initialization During power-up the ZL38012 must be held in reset, through the $\overline{RST}$ pin, until after the power supplies have reached their power-on steady state, see "Power Sequencing" in the 8.0, "Applications" on page 70 of this design manual. Figure 31 illustrates the sequence of events beginning after the point when the $\overline{RST}$ pin state returns high. From this point in time (assuming a steady state OSCi or PCM\_CLKi signal exists) the ZL38012 APLL will take approximately 500 $\mu$ s to lock. The state of pins GPIO0 determine which reference clock frequency and signal is to be used by the APLL. This selection is routed directly to the APLL so PLL lock may start immediately after $\overline{RST}$ goes high. The Timing Mode Select signal latches this state into the APLL block later on in the sequence as shown in Figure 31. 1.9 $\mu$ s. Figure 31 - Initialization Timing $0.4~\mu s$ after the GPIO latch pulse occurs the Timing Mode Select signal latches the state of pins GPIO0. $0.6~\mu s$ after this the device will come out of synchronous reset and begin executing Boot Code instructions starting at PC = 0 (Program Counter = 0). Synchronous reset will initialize all the control registers to their default values, See Firmware Manual. It should be noted that a reset that is initiated by the expiration of the Watch Dog Time will not affect the $\overline{RST}$ or GPIO[4:0] Latch signals. Therefore, the GPIO at Start-Up Status Register will not be updated. This reset starts with the Timing Mode Select and Synchronous Reset signals. The operation of the digital audio interfaces and CODEC[1:0] depend on clock signals from the Timing Generator. The Timing Generator contains a DPLL, which may take a maximum of 3 seconds to lock. This 3 seconds begins after the Synchronous Reset goes high. During power-up the TRST pin of the JTAG port is to be pulled low and is to remain low for as long as the ZL38012 is in its normal operating state. #### 6.2 Boot Once the ZL38012 comes out of synchronous reset it will begin executing Boot Code instructions at PC = 0. The Boot code will load the device firmware (normally stored in external Flash Memory) into the onboard instruction RAM, see "FLASH Specification" in the 8.0, "Applications" on page 70 of this design manual. Once this is complete the PC will jump to address 0x410 and start executing the firmware code. See Firmware Manuals for specific firmware load options at boot. #### 6.3 Timing Architecture and Mode Selection at Power-Up The ZL38012 requires an external clock source connected to one of the following combinations of OSCi, OSCo and PCM\_CLKi for normal operation. Figure 32 illustrates the ZL38012 functional clock architecture and examples of valid clock combinations are described as follows: - ZL38012 Timing Master with external parallel mode crystal. This option requires that a parallel mode crystal be connected across OCSi and OCSo, see "Crystal Oscillator Specification" in the "Applications" of this design manual. Input pin PCM\_CLKi is connected to ground (logic low). All master timing originates from the crystal. PCM Port can operate with slave timing or internal master timing. PCM Port One and the I<sup>2</sup>S port may operate with master or slave timing. - 2. ZL38012 Timing Master with external oscillator. This option requires that an external 3.3 V TTL clock signal (V<sub>IH</sub> min = 2.0 V & V<sub>IL</sub> max = 0.8 V) be connected to input pin OSCi, see AC/DC Electrical Characteristics and "Clock Oscillator" section of this design manual. Input pin PCM\_CLKi is connected to ground (logic low), OSCo must be left open should be connected to ground if it is not used. All master timing originates from an external oscillator. PCM Port can operate with slave timing or internal master timing. The I<sup>2</sup>S port may operate with master or slave timing. In order for the ZL38012 to function normally the APLL shown in Figure 32 must be locked to a stable reference as described by the above examples. This reference comes from the OSC circuit. The OSC circuit clock signal must be one of the values listed in Table 21 for the same reason. The APLL reference and feedback divider settings are selected during the power-on reset through GPIO0. This is discussed further on in this section. The 400 MHz APLL output clock is divided by 4 to produce the 100 MHz internal MCLK, which is used to clock the DSP Core and internal peripheral functions. The 400 MHz clock is also the reference for the Timing Generator block, which generates a master clock for the CODEC[1:0] and ZL38012 digital audio interface ports (PCM Port and I2S). The Master/Slave (M/S) selection bits for these interface ports are found in the port control register sections of the application specific Firmware Manual. Figure 32 - ZL38012 Master/Slave Timing Selection and Clock Distribution The state of pins GPIO0 selects the APLL timing reference for the ZL38012 immediately after power-on reset when pin RST goes high. The relationship between timing options and GPIO0 states is shown in Table 21. | GPIO[0] | Clock Source | | | | | | | |---------|--------------|------------|--|--|--|--|--| | GFIO[0] | Source Pin | Freq (MHz) | | | | | | | 0 | OSCi | 20.0 | | | | | | | 1 | OSCi | 25.0 | | | | | | Table 21 - ZL38012 Timing Reference Selection at Power-up #### 7.0 **AC/DC Electrical Characteristics** # Absolute Maximum Ratings<sup>1</sup> | | Parameter | Symbol | Min. | Max. | Units | |---|---------------------------------------|-----------------------|------|------|-------| | 1 | I/O Supply Voltage <sup>2</sup> | V <sub>DD_IOmax</sub> | -0.5 | 5.0 | V | | 2 | Core Supply Voltage <sup>3</sup> | V <sub>DD_CRmax</sub> | -0.5 | 1.5 | V | | 3 | Input Voltage <sup>4</sup> | V <sub>i</sub> | -0.5 | 7.0 | V | | 4 | Continuous Current at Digital Outputs | Io | | 15 | mA | | 5 | Package Power Dissipation | P <sub>D</sub> | | 1 | W | | 6 | Storage Temperature | T <sub>S</sub> | -55 | +125 | °C | - 1. Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. - 2. Includes $V_{DD}IO$ and $V_{DD}OSCIO$ . - 3. Includes $V_{DD}CORE$ , $V_{DD}OSC$ , $AV_{DD}APLL$ , $DV_{DD}APLL$ , $V_{DD}DPLL$ , $C1\_AV_{DD}$ and $C0\_AV_{DD}$ . 4. All inputs are 5 voltage tolerant. # Recommended Operating Conditions<sup>1</sup> | | Characteristics | Sym. | Min. | Typ. <sup>2</sup> | Max. | Units | |---|-----------------------------------|-----------------------|------|-------------------|------|-------| | 1 | I/O Supply Voltages <sup>3</sup> | V <sub>DD_IO</sub> | 3.0 | 3.3 | 3.6 | V | | 2 | Core Supply Voltage <sup>4</sup> | V <sub>DD_CORE</sub> | 1.14 | 1.2 | 1.26 | V | | 3 | Codec Supply Voltage <sup>5</sup> | V <sub>DD_CODEC</sub> | 1.14 | 1.2 | 1.26 | V | | 4 | Input Voltage | V <sub>I_5V</sub> | 0 | 3.3 | 5.5 | V | | 5 | Operating Temperature | T <sub>OP</sub> | -40 | 25 | +85 | °C | - 1. Voltages are referenced to their respective ground (e.g., $AV_{DD}APLL$ w.r.t. $AV_{SS}APLL$ ) unless otherwise stated. - 2. Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. - 3. Includes $V_{DD}IO$ and $V_{DD}OSCIO$ . - 4. Includes $V_{DD}CORE$ , $V_{DD}OSC$ , $AV_{DD}APLL$ , $DV_{DD}APLL$ and $V_{DD}DPLL$ . 5. Includes $C1\_AV_{DD}$ and $C0\_AV_{DD}$ . # DC Electrical Characteristics <sup>1</sup> | | Characteristics | Sym. | Min. | Typ. <sup>2</sup> | Max. <sup>7</sup> | Units | Notes/Conditions | |----|-------------------------------------------------|-----------------------|------|-------------------|-------------------|-------|----------------------------------------------------------------------| | 1 | I/O Supply Current | I <sub>DD_IO</sub> | | 4 | 5 | mA | Outputs unloaded | | 2 | Core Supply Current | I <sub>DD_CORE</sub> | | 8 | 11 | mA | Based on 30% DSP load | | 3 | APLL Supply Current | I <sub>DD_APLL</sub> | | 2.5 | 3 | mA | | | 4 | Codec Supply Current | I <sub>DD_CODEC</sub> | | 5 | 6 | mA | | | 5 | Power Consumption | P <sub>C</sub> | | 55 | 73 | mW | PCM Ports 0 & 1<br>Slaves at 2048 KB/s | | 6 | Input High Voltage | V <sub>IH</sub> | 2.0 | | | V | All digital input | | 7 | Input Low Voltage | V <sub>IL</sub> | | | 0.8 | V | All digital inputs | | 8 | Input Leakage (input pins) <sup>3</sup> | I <sub>IL</sub> | | | 5 | μΑ | $0 \le V_{IN} \le 3.6 V$ | | 9 | Input Leakage (Bidirectional pins) <sup>3</sup> | I <sub>BL</sub> | | | 5 | μΑ | $0 \le V_{IN} \le 3.6 \text{ V}$ | | 10 | Weak Pull-up Current | I <sub>PU</sub> | | -65 | | μΑ | Input at 0 V | | 11 | Weak Pull-down Current | I <sub>PD</sub> | | 65 | | μΑ | Input at VDD_IO | | 12 | Input Pin Capacitance | C <sub>I</sub> | | 5 | | pF | | | 13 | Output High Voltage | V <sub>OH</sub> | 2.4 | | | V | At 2 mA <sup>4</sup><br>At 4 mA <sup>5</sup><br>At 8 mA <sup>6</sup> | | 14 | Output Low Voltage | V <sub>OL</sub> | | | 0.4 | V | At 2 mA <sup>4</sup><br>At 4 mA <sup>5</sup><br>At 8 mA <sup>6</sup> | | 15 | Output High Impedance Leakage | I <sub>OZ</sub> | | | 5 | μА | $0 \le V_{IN} \le 3.6 \text{ V}$ | | 16 | Output & Input/Tristate Output Pin Capacitance | Co | | 5 | | pF | | - 1. Voltages are referenced to their respective ground (e.g., AV<sub>DD</sub>APLL w.r.t. AV<sub>SS</sub>APLL) unless otherwise stated. - 2. Typical figures are at 25°C at typical recommended voltages and are for design aid only: not guaranteed and not subject to production testing. - 3. Maximum leakage on pins (input, output or high impedance state) is over an applied voltage (VIN). - 4. 2 mA drive rating on JTAG output, TDO. - 5. 4 mA drive rating on GPIOs and UART. - 6. 8 mA drive rating on PCM Port interfaces, Master and Slave SPI interfaces, and I<sup>2</sup>S interface. - 7. Worst case is max $V_{DD}$ and +85°C <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Note 1: When the Mic Amp is enabled, the total ADC path accuracy is the sum of the $\Sigma\Delta$ converter accuracy (LAADC) and the Mic Amp gain accuracy (GAM1 or GAM2). # AC Electrical Characteristics - CODEC ADC Parameters<sup>†</sup> | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |----|-----------------------------------------------------------------|-------------------|-------|------------------------------------------|-------|-------|----------------------------------------------------| | 1 | ADC $\Delta\Sigma$ converter full scale input level (9 dBm0) | V <sub>iFS</sub> | | 806.4 | | mVppd | ADC code = ±32767 linear. | | 2 | ADC $\Delta\Sigma$ converter 0 dBm0 input level | V <sub>i0L</sub> | | 286.1 | | mVppd | ADC code = ±11626 linear. | | 3 | ADC $\Delta\Sigma$ converter 0dBm0 level accuracy (Notes 1 & 2) | LA <sub>ADC</sub> | -0.4 | | +0.4 | dB | Excludes Mic Amp gain accuracy. 1020 Hz test tone. | | 4 | Mic Amp gain | G <sub>M</sub> | | 0<br>6.0<br>12.0<br>18.0<br>24.0<br>30.0 | | dB | | | 5 | Mic Amp Gain Accuracy for gains of 0, 6 and 12 dB | GA <sub>M1</sub> | -0.25 | | +0.25 | dB | See Note 1.<br>1020 Hz test tone. | | 6 | Mic Amp Gain Accuracy for gains of 18, 24 and 30 dB | GA <sub>M2</sub> | -0.40 | | +0.40 | dB | See Note 1.<br>1020 Hz test tone. | | 7 | Mic Amp mode input resistance to ground | R <sub>i</sub> | 11.4 | 15 | 19.2 | ΚΩ | At each of C0/1_ADCi+/ | | 8 | Input Capacitance to ground | C <sub>i</sub> | | 16 | | pF | At each of C0/1_ADCi+/ | | 9 | Allowable capacitive load to ground | C <sub>L</sub> | | | 25 | pF | At each of C0+/ | | 10 | Input common-mode voltage tolerance | V <sub>CMT</sub> | | | 250 | mVpp | Mic gains = 0 to 12 dB.<br>180 Hz test tone. | | 11 | Power supply rejection ratio (Note 2) | PSSR | | 70 | | dB | 20 Hz - 100 kHz, 100 mVpp positive supply noise. | Note 2: The voltage measured across BIAS\_RF+/- and tolerance on this voltage are included in the ADC $\Delta\Sigma$ converter 0 dBm0 level and accuracy parameters, as well as the DAC 0 dBm0 output level and accuracy parameters. This parameter is not production tested. # AC Electrical Characteristics - CODEC ADC Parameters $^{\dagger}$ | | Characteristic (Note 1) | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------|------------|-----------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Sample Rate | f <sub>S</sub> | | 8 | | KS/s | 3.072 MHz CODEC Clock. | | 2 | Frequency Response: 0 to 60 Hz 100 to 199 Hz 200 Hz 201 to 299 Hz 300 to 3000 Hz 3001 to 3200 Hz 3201 to 3399 Hz 3400 Hz 3600 Hz 4000 Hz 4600 to 72000 Hz | f <sub>R</sub> | -3<br>-3<br>-0.25<br>-0.25<br>-0.35<br>-0.35 | | -30<br>0<br>0<br>0.25<br>0.25<br>0.25<br>0.25<br>0<br>0<br>-14<br>-32 | dB | Gain relative to absolute gain at 1020 Hz. Analog input = 0 dBm0. High Pass Filter Enable bit C0/1AHFEn = 1. DC Blocking Frequency bits C0/1ADCB[1:0] = 10 or 11. Includes external AC decoupling. | | 3 | Group Delay | GD | | | 360 | μS | Analog input = -10 dBm0. Measured at frequency of minimum delay. | | 4 | Group Delay Distortion: 500 to 600 Hz 600 to 1000 Hz 1000 to 2600 Hz 2600 to 2800 Hz | GDD | | | 750<br>380<br>130<br>750 | μ\$ | Analog input = -10 dBm0. Relative to frequency of minimum delay. Includes external AC decoupling. | | 5 | Total Idle Channel Noise<br>µ-law C-message<br>A-law Psophometric | N <sub>IC</sub> | | -85<br>-80 | | dBm0C<br>dBm0p | Analog input = 0 Vrms Input buffer gain = 0 to 12 dB. DAC input is G.711 quiet code with fixed sign bit. | | 6 | Single Tone Idle Channel<br>Noise:<br>300 to 3400 Hz Psophometric<br>10 to 4000 Hz unweighted | N <sub>ST</sub> | | -94<br>-94 | -75<br>-66 | dBm0p<br>dBm0 | Analog input = 0 Vrms Input buffer gain = 0 to 30 dB. DAC input is G.711 quiet code with fixed sign bit. | | 7 | Single Frequency Distortion | D <sub>SF</sub> | | -94 | -80 | dB | Analog input = 0 dBm0, single frequency 700 to 1100 Hz. Input buffer gain = 0 to 12 dB. Digital output 300 to 3400 Hz each frequency other than input frequency. | | 8 | Signal to total distortion: Analog input = -45 dBm0 Analog input = -40 dBm0 Analog input = -30 dBm0 Analog input = 0 dBm0 | STD | 24<br>29<br>35<br>35 | | | dB | Analog input = 1020 Hz. Input buffer gain = 0 to 12 dB. Total distortion measured using psophometric weighting. Digital input is G.711 quiet code. | # AC Electrical Characteristics - CODEC ADC Parameters<sup>†</sup> | | Characteristic (Note 1) | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |----|------------------------------------------------------------------------|-------------------|-----------------------|-------|--------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | Gain tracking:<br>+3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0 | G <sub>T</sub> | -0.1<br>-0.1<br>-0.35 | | 0.1<br>0.1<br>0.35 | dB | Relative to digital output for analog input = - 10 dBm0. Analog input = 1020 Hz. Input buffer gain = 0 to 12 dB. | | 10 | Intrachannel crosstalk | XT <sub>IA</sub> | | -90 | -70 | dΒ | From DAC of same CODEC. Aggressor digital input = 0 dBm0 at 1020 Hz. Victim analog input = 0 Vrms, input buffer gain = 30 dB. Unrelated CODEC analog input = 0 Vrms, digital input is G.711 quiet code. | | 11 | Interchannel crosstalk from ADC of other CODEC | XT <sub>IR1</sub> | | -90 | -70 | dΒ | Aggressor CODEC: ADC input = 0 dBm0 at 1020 Hz, 0 dB input buffer gain; DAC input is G.711 quiet code. Victim CODEC: ADC input = 0 Vrms with 30 dB input buffer gain; DAC input is G.711 quiet code. | | 12 | Interchannel crosstalk from DAC of other CODEC | XT <sub>IR2</sub> | | -90 | -70 | dΒ | Aggressor CODEC: DAC input = 0 dBm0 at 1020 Hz, ADC input = 0 Vrms with 0 dB input buffer gain. Victim CODEC: ADC input = 0 Vrms with 30 dB input buffer gain; DAC input is G.711 quiet code. | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 1: ADC 16-bit output is converted to 8-bit G.711 A-law or $\mu$ -law. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. # AC Electrical Characteristics - CODEC DAC Parameters<sup>†</sup> | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |---|------------------------------------------|--------------------|------|-------|------|-------|---------------------------------------------------------------| | 1 | DAC full scale output level (9 dBm0) | V <sub>DACFS</sub> | | 1200 | | mVppd | DAC code = ±32767 linear. | | 2 | DAC 0 dBm0 output level | V <sub>DAC0</sub> | | 425.8 | | mVppd | DAC code = ±11626 linear. | | 3 | DAC 0dBm0 output level accuracy (Note 1) | LA <sub>DAC</sub> | -0.5 | | +0.5 | dB | DAC code = | | 4 | Load Resistance | $R_L$ | 10 | | | ΚΩ | Between C0/1_DACo+<br>and C0/1_DACo<br>See Figures 60 and 61. | | 5 | Allowable capacitive load to ground | C <sub>L</sub> | | | 25 | pF | At each of C0/1_DACo+/ Mic or Line Amp mode. | | 6 | Power supply rejection ratio | PSSR | 50 | 75 | | dB | 20 Hz - 100 kHz, 100 mVpp positive supply noise. | | 7 | Bias Reference Voltage | $V_{Bias}$ | | 839 | | mV | Measured across pins<br>BIAS_RF+ and<br>BIAS_RF+. | | 8 | Common Mode Bias<br>Voltage | V <sub>CMB</sub> | | 556 | | mV | Measured across pins BIAS_VCM and C0_AV <sub>SS</sub> . | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Note 1: The total DAC path level accuracy is the sum of the converter gain accuracy (LA<sub>DAC</sub>) and the gain accuracy resulting from external component variations. See Figure 61. # AC Electrical Characteristics - CODEC DAC Parameters<sup>†</sup> | | Characteristic (Note 1) | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |---|-------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------|------------|---------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Sample Rate | f <sub>S</sub> | | 8 | | KS/s | 3.072 MHz CODEC Clock. | | 2 | Frequency response: 0 to 200 Hz 201 to 3000 Hz 3001 to 3200 Hz 3201 to 3399 Hz 3400 Hz 3600 Hz 4000 Hz 4600 to 72000 Hz | f <sub>R</sub> | -0.20<br>-0.3<br>-0.15<br>-0.3 | | 0<br>0.20<br>0.25<br>0.15<br>0<br>0<br>-14<br>-28 | dB | Gain relative to the 1020 Hz absolute gain. Digital input = 0 dBm0. Includes external AC coupling. If AC coupling is excluded, the response is low pass. | | 3 | Group delay | GD | | | 240 | μS | Digital input = -10 dBm0. Measured at frequency of minimum delay. | | 4 | Group delay distortion: 500 to 600 Hz 600 to 1000 Hz 1000 to 2600 Hz 2600 to 2800 Hz | GDD | | | 750<br>380<br>130<br>750 | μs | Digital input = -10 dBm0. Relative to frequency of minimum delay. Includes external AC coupling. | | 5 | Total idle channel noise:<br>μ-law C-message<br>A-law Psophometric | N <sub>IC</sub> | | -80<br>-80 | | dBm0C<br>dBm0p | Digital input = G.711 quiet code with fixed sign bit. Analog input = 0 Vrms. | | 6 | Single tone idle channel noise: 300 to 3400 Hz C-message 300 to 3400 Hz Psophometric | N <sub>ST</sub> | | -83<br>-83 | -73<br>-50 | dBm0C<br>dBm0p | Digital input = G.711 quiet code with fixed sign bit. Analog input = 0 Vrms. | | 7 | Single frequency distortion | D <sub>SF</sub> | | -50 | -46 | dBm0 | Digital input = 0 dBm0 at 700 to 1100 Hz. Analog output = 300 to 3400 Hz each frequency other than input frequency. | | 8 | Signal to total distortion: Analog input = -45 dBm0 Analog input = -40 dBm0 Analog input = -30 dBm0 Analog input = 0 dBm0 | STD | 24<br>29<br>35<br>35 | | | dB | Digital input = 1020 Hz. Measure total distortion in the analog output using psophometric weighting. | | 9 | Gain tracking:<br>+3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0 | G <sub>T</sub> | -0.1<br>-0.2<br>-0.2 | | 0.1<br>0.2<br>0.2 | dB | Relative to the analog<br>output for digital input =<br>-10 dBm0.<br>Digital input = 1020 Hz. | # AC Electrical Characteristics - CODEC DAC Parameters<sup>†</sup> | | Characteristic (Note 1) | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |----|------------------------------------------------|-------------------|------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | Intrachannel crosstalk | XT <sub>IA</sub> | | -104 | -80 | dΒ | From ADC of same CODEC. Aggressor analog input = 0 dBm0 at 1020 Hz with input buffer gain = 0 dB. Victim digital input is G.711 quiet code with fixed sign bit. Unrelated CODEC analog input = 0 Vrms, digital input = G.711 quiet code with fixed sign bit. | | 11 | Interchannel crosstalk from ADC of other CODEC | XT <sub>IR1</sub> | | -109 | -85 | dΒ | Aggressor analog input = 0 dBm0 at 1020 Hz with 0 dB gain. Victim CODEC analog input = 0 Vrms with 0 dB gain. All digital inputs are G.711 quiet code with fixed sign bit. | | 12 | Interchannel crosstalk from DAC of other CODEC | XT <sub>IR2</sub> | | -111 | -85 | dB | Aggressor digital input = 0 dBm0 at 1020 Hz. Victim CODEC digital input is G.711 quiet code with fixed sign bit. All analog inputs are 0 Vrms with 0 dB gain. | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 1: DAC input is converted from 8-bit A/ $\mu$ -law to 16 bits. Figure 33 - Timing Parameter Measurement Digital Voltage Levels <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. ### AC Electrical Characteristics - External Oscillator Requirements<sup>†</sup> | | Characteristic | Sym. | Min. | Тур. | Max. | Units | Notes/Conditions | |---|----------------------------------------|-------------------|------|------|------|-------|------------------| | 1 | External Oscillator Frequency Accuracy | A <sub>OSC</sub> | -50 | | 50 | ppm | | | 2 | External Oscillator Duty Cycle | DC <sub>OSC</sub> | 40 | | 60 | % | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. ### AC Electrical Characteristics - Output Jitter Generation (Unfiltered)<sup>†</sup> | | Characteristics | Max. | Units | Notes/Conditions | |---|-----------------------------------|------|------------------|------------------| | 1 | Jitter on PPCM_CLKo & SPCM_CLKi/o | 4 | ns <sub>pp</sub> | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. # AC Electrical Characteristics - PCM Port SSI Slave Mode timing<sup>†</sup> | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |---|-------------------------------------------|--------------------|------|-------|------|-------|------------------------| | 1 | PCM_CLKi, Input Clock Period | t <sub>SCPS</sub> | 54 | | | ns | | | 2 | PCM_CLKi, Input Clock High Time | t <sub>SCHS</sub> | 27 | | | ns | | | 3 | PCM_CLKi, Input Clock Low Time | t <sub>SCLS</sub> | 27 | | | ns | | | 4 | PCMENA1/2 Input Strobe Start Delay | t <sub>SSSDS</sub> | -10 | | 10 | ns | See Note 1 | | 5 | PCMENA1/2 Input Strobe Finish Delay | t <sub>SSFDS</sub> | -10 | | 10 | ns | | | 6 | PCMi Input Data Sampling Setup | t <sub>SDSS</sub> | 2 | | | ns | | | 7 | PCMi Input Data Sampling Hold | t <sub>SDHS</sub> | 5 | | | ns | | | 8 | PCMo Output Data Delay (Active to Active) | t <sub>SDDS</sub> | 0 | | 10 | ns | C <sub>L</sub> = 30 pF | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 1: When PCM Port 1 Control Register bits PCMfpS[1:0] = 00 (active frame pulse straddles the frame boundary) subtract 0.5\*PCM\_CLK period from the parameter value. When PCM Port Control Register bits PCMfpS[1:0] = 10 (active frame pulse starts one PCM clock cycle before the frame boundary) subtract a PCM\_CLK period from the parameter value. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 34 - PCM SSI Slave Mode Timing Diagram # AC Electrical Characteristics - PCM Port SSI Master Mode Timing<sup>†</sup> | | Characteristic | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes/Conditions | |---|-------------------------------------------|--------------------|------|-------------------|------|-------|------------------------| | 1 | PCM_CLKo Output Clock Period | t <sub>SCPM</sub> | 53 | | 7820 | ns | | | 2 | PCM_CLKo Output Clock High Time | t <sub>SCHM</sub> | 25 | | | ns | | | 3 | PCM_CLKo Output Clock Low Time | t <sub>SCLM</sub> | 25 | | | ns | | | 4 | PCMENA1/2 Output Strobe Start Delay | t <sub>SSSDM</sub> | -3.5 | | 7.5 | ns | See Note 1 | | 5 | PCMENA1/2 Output Strobe Finish Delay | t <sub>SSFDM</sub> | -3.5 | | 7.5 | ns | See Note 2 | | 6 | PCMi Input Data Sampling Setup | t <sub>SDSM</sub> | 13 | | | ns | | | 7 | PCMi Input Data Sampling Hold | t <sub>SDHM</sub> | 4 | | | ns | | | 8 | PCMo Output Data Delay (Active to Active) | t <sub>SDDM</sub> | -6 | | 6 | ns | C <sub>L</sub> = 30 pF | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 2: When PCM Port Control Register bits PCMSSISF[1:0] = 01 (strobe inactive 1/2 clock cycle after the last data bit is inactive) add 0.5\*PCM\_CLK period from the parameter value. When PCM Port Control Register bits PCMSSISF[1:0] = 10 (strobe inactive 1/2 clock cycle before the last data bit is inactive) subtract 0.5\*PCM\_CLK period the parameter value. Figure 35 - PCM SSI Master Mode Timing Diagram <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Note 1: When PCM Port Control Register bits PCMfpS[1:0] = 00 (active frame pulse straddles the frame boundary) subtract 0.5\*PCM\_CLK period from the parameter value. When PCM Port Control Register bits PCMfpS[1:0] = 10 (active frame pulse starts one PCM clock cycle before the frame boundary) subtract a PCM\_CLK period from the parameter value. ### AC Electrical Characteristics - PCM Port PCMFP and PCM\_CLKi in TDM Slave Mode<sup>†</sup> | | Characteristic | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes/Conditions | |---|------------------------------------|-------------------|------|-------------------|------|-------|------------------| | 1 | PCMFP Input Frame Pulse Width | t <sub>FPIW</sub> | 50 | | | ns | | | 2 | PCMFP Input Frame Pulse Setup Time | t <sub>FPIS</sub> | 2 | | | ns | | | 3 | PCMFP Input Frame Pulse Hold Time | t <sub>FPIH</sub> | 5 | | | ns | | | 4 | PCM_CLKi, Input Clock Period | t <sub>CKIP</sub> | 54 | | | ns | | | 5 | PCM_CLKi, Input Clock High Time | t <sub>CKIH</sub> | 27 | | | ns | | | 6 | PCM_CLKi, Input Clock Low Time | t <sub>CKIL</sub> | 27 | | | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 36 - TDM - ST-BUS PCMFP and PCM\_CLKi Input Timing Figure 37 - TDM - GCI PCMFP and PCM\_CLKi Input Timing Figure 38 - TDM - McBSP PCMFP and PCM\_CLKi Input Timing # AC Electrical Characteristics - PCM Port TDM Slave Mode Timing<sup>†</sup> | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |---|-------------------------------------------|--------------------|------|-------|------|-------|------------------------| | 1 | PCMi Setup Time | t <sub>SIS</sub> | 2 | | | ns | | | 2 | PCMi Hold Time | t <sub>SIH</sub> | 5 | | | ns | | | 3 | PCMo Output Data Delay (Active to Active) | t <sub>SODSS</sub> | 0 | | 10 | ns | C <sub>L</sub> = 30 pF | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 39 - TDM Slave Mode Timing Diagram (clock rate equals data rate) # AC Electrical Characteristics - PCM Port TDM Master Mode Timing<sup>†</sup> | | Characteristic | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes/Conditions | |---|-------------------------------------------|--------------------|------|-------------------|------|-------|------------------------| | 1 | PCMi Setup Time | t <sub>SIS</sub> | 15 | | | ns | | | 2 | PCMi Hold Time | t <sub>SIH</sub> | 15 | | | ns | | | 3 | PCMo Output Data Delay (Active to Active) | t <sub>SODSM</sub> | -6 | | 6 | ns | C <sub>L</sub> = 30 pF | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 40 - TDM Master Mode Timing Diagram (clock rate equals data rate) | <b>AC Electrical Characte</b> | eristics - PCM Port | TDM Mode Outp | ut Tristate Timing <sup>†</sup> | |-------------------------------|---------------------|-------------------|---------------------------------| | AO LICCUITGAI OITATACK | | L I DIN MOUG OULP | at instate infining | | | Characteristic | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes/Conditions | |---|-------------------------------------------------------------------------------|--------------------------------------|----------|-------------------|----------|----------|-----------------------------------------------------------| | 1 | PCMo Delay - Active to High-Z<br>PCMo Delay - High-Z to Active<br>Slave Mode | t <sub>DZS</sub><br>t <sub>ZDS</sub> | 0 | | 15<br>15 | ns<br>ns | R <sub>L</sub> = 1 k, C <sub>L</sub> = 30 pF, See Note 1. | | 2 | PCMo Delay - Active to High-Z<br>PCMo Delay - High-Z to Active<br>Master Mode | t <sub>DZM</sub><br>t <sub>ZDM</sub> | -6<br>-6 | | 6<br>6 | ns<br>ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 1: High impedance is measured by pulling the voltage to the appropriate rail with $R_L$ , with timing corrected to remove the effect of $C_L$ . Figure 41 - Output Tristate Timing in TDM Slave Mode Figure 42 - Output Tristate Timing in TDM Master Mode <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. # AC Electrical Characteristics - PCM Port PCMFP and Output Clocks (TDM Master)<sup>†</sup> | | Characteristic | Sym. | Min. | Typ.‡ | Max. | Units | Notes | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------|-------|------------------------| | 1 | PCMFP Output Pulse Width PCM_CLKo = 16384 kHz PCM_CLKo = 8192 kHz PCM_CLKo = 4096 kHz PCM_CLKo = 2048 kHz PCM_CLKo = 1024 kHz PCM_CLKo = 512 kHz PCM_CLKo = 256 kHz PCM_CLKo = 128 kHz | t <sub>FPWO</sub> | 56<br>177<br>239<br>483<br>971<br>1948<br>3901<br>7807 | 61<br>122<br>244<br>488<br>977<br>1953<br>3906<br>7813 | 66<br>127<br>249<br>493<br>981<br>1958<br>3911781 | ns | C <sub>L</sub> = 30 pF | | 2 | PCMFP Output Delay from the PCMFP falling edge to the frame boundary PCM_CLKo = 16384 kHz PCM_CLKo = 8192 kHz PCM_CLKo = 4096 kHz PCM_CLKo = 2048 kHz PCM_CLKo = 1024 kHz PCM_CLKo = 512 kHz PCM_CLKo = 256 kHz PCM_CLKO = 128 kHz | t <sub>FODFO</sub> | 25<br>56<br>117<br>239<br>483<br>971<br>1948<br>3901 | | 36<br>66<br>127<br>249<br>493<br>981<br>1958<br>3911 | ns | C <sub>L</sub> = 30 pF | | 3 | PCMFP Output Delay from the frame boundary to the PCMFP rising edge PCM_CLKo = 16384 kHz PCM_CLKo = 8192 kHz PCM_CLKo = 4096 kHz PCM_CLKo = 2048 kHz PCM_CLKo = 1024 kHz PCM_CLKo = 512 kHz PCM_CLKo = 256 kHz PCM_CLKo = 128 kHz | t <sub>FODRO</sub> | 25<br>56<br>117<br>239<br>483<br>971<br>1948<br>3901 | | 36<br>66<br>127<br>249<br>493<br>981<br>1958<br>3911 | ns | C <sub>L</sub> = 30 pF | | 4 | PCM_CLKo Output Clock Period PCM_CLKo = 16384 kHz PCM_CLKo = 8192 kHz PCM_CLKo = 4096 kHz PCM_CLKo = 2048 kHz PCM_CLKo = 1024 kHz PCM_CLKo = 512 kHz PCM_CLKo = 256 kHz PCM_CLKo = 128 kHz | t <sub>CKPO</sub> | 56<br>177<br>239<br>483<br>971<br>1948<br>3901<br>7807 | 61<br>122<br>244<br>488<br>977<br>1953<br>3906<br>7813 | 66<br>127<br>249<br>493<br>981<br>1958<br>3911781 | ns | C <sub>L</sub> = 30 pF | # AC Electrical Characteristics - PCM Port PCMFP and Output Clocks (TDM Master)<sup>†</sup> (continued) | | Characteristic | Sym. | Min. | Typ. <sup>‡</sup> | Max. | Units | Notes | |---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------|-------------------|------------------------------------------------------|-------|------------------------| | 5 | PCM_CLKo Output High Time PCM_CLKo = 16384 kHz PCM_CLKo = 8192 kHz PCM_CLKo = 4096 kHz PCM_CLKo = 2048 kHz PCM_CLKo = 1024 kHz PCM_CLKo = 512 kHz PCM_CLKo = 256 kHz PCM_CLKo = 128 kHz | t <sub>CKHO</sub> | 25<br>56<br>117<br>239<br>483<br>971<br>1948<br>3901 | | 36<br>66<br>127<br>249<br>493<br>981<br>1958<br>3911 | ns | C <sub>L</sub> = 30 pF | | 6 | PCM_CLKo Output Low Time PCM_CLKo = 16384 kHz PCM_CLKo = 8192 kHz PCM_CLKo = 4096 kHz PCM_CLKo = 2048 kHz PCM_CLKo = 1024 kHz PCM_CLKo = 512 kHz PCM_CLKo = 256 kHz PCM_CLKo = 128 kHz | t <sub>CKLO</sub> | 25<br>56<br>117<br>239<br>483<br>971<br>1948<br>3901 | | 36<br>66<br>127<br>249<br>493<br>981<br>1958<br>3911 | ns | C <sub>L</sub> = 30 pF | | 7 | PCM_CLKo Output Rise/Fall Time | t <sub>r/fCKO</sub> | 3 | | 7 | ns | C <sub>L</sub> = 30 pF | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 43 - PCMFP and PCM\_CLKo TDM Master Mode Timing # AC Electrical Characteristics - Slave SPI Port Timing (see Figures 44, 45 and 46)<sup>†</sup> | | Characteristics | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |----|--------------------------------------------|--------------------|------|----------------------|------|-------|------------------------| | 1 | SPIS_CLK Clock Period | t <sub>SSCP</sub> | 40 | | | ns | | | 2 | SPIS_CLK Pulse Width High | t <sub>SSCH</sub> | 20 | t <sub>SSCP</sub> /2 | | ns | | | 3 | SPIS_CLK Pulse Width Low | t <sub>SSCL</sub> | 20 | t <sub>SSCP</sub> /2 | | ns | | | 4 | SPIS_MOSI Setup Time | t <sub>SSDS</sub> | 2 | | | ns | | | 5 | SPIS_MOSI Hold Time | t <sub>SSDH</sub> | 5 | | | ns | | | 6 | SPIS_CS Asserted to SPIS_CLK Sampling Edge | t <sub>sscc</sub> | 18 | t <sub>SSCP</sub> /2 | | ns | | | 7 | SPIS_SCLK Driving Edge to SPIS_MISO Valid | t <sub>SSOD</sub> | | | 10 | ns | C <sub>L</sub> = 30 pF | | 8 | SPIS_SCLK Driving Edge to SPIS_MISO Driven | t <sub>SSZD</sub> | 3 | | 10 | ns | C <sub>L</sub> = 30 pF | | 9 | SPIS_CS Falling Edge to SPIS_MISO Driven | t <sub>SSFD</sub> | 3 | | 10 | ns | C <sub>L</sub> = 30 pF | | 10 | SPIS_CS De-asserted to SPIS_MISO Tristate | t <sub>SSOZ</sub> | 1 | | 10 | ns | C <sub>L</sub> = 30 pF | | 11 | SPIS_CS Pulse High | t <sub>SSCSH</sub> | 20 | t <sub>SSCP</sub> /2 | | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 44 - Slave SPI Timing (SSCPHA = 0) Figure 45 - Slave SPI Timing (SSCPHA = 1) Figure 46 - Slave SPI Timing (Microwire mode) # AC Electrical Characteristics- Master SPI Timing (see Figures 47, 48)<sup>†</sup> | | Characteristics | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |----|----------------------------------------------------------------|--------------------|------|-------|--------|-------|------------------------| | 1 | SPIM_CLK Clock Period | t <sub>MSCP</sub> | 40 | | 333344 | ns | Max. 25.0 MHz | | 2 | SPIM_CLK Pulse Width High | t <sub>MSCH</sub> | 18 | | 166672 | ns | | | 3 | SPIM_CLK Pulse Width Low | t <sub>MSCL</sub> | 18 | | 166672 | ns | | | 4 | SPIM_MISO Setup Time | t <sub>MSDS</sub> | 6 | | | ns | | | 5 | SPIM_MISO Hold Time | t <sub>MSDH</sub> | 0 | | | ns | | | 6 | SPIM_CS_B Asserted to SPIM_CLK Sampling Edge | t <sub>MSCC</sub> | 18 | | | ns | | | 7 | SPIM_SCLK Driving Edge to SPIM_MOSI Valid | t <sub>MSOD</sub> | | | 5 | ns | C <sub>L</sub> = 30 pF | | 8 | SPIM_CS_B Asserted to SPIM_MOSI<br>Driven | t <sub>MSFD</sub> | -10 | | 0 | ns | C <sub>L</sub> = 30 pF | | 9 | SPIM_CS_B De-asserted to SPIM_MOSI high impedance (See Note 2) | t <sub>MSOZ</sub> | -17 | | 0 | ns | C <sub>L</sub> = 30 pF | | 10 | SPIM_CS[1:0] Pulse High (See Note 1) | t <sub>MSCSH</sub> | 18 | | | ns | | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 2: The minimum duration between the last edge of SPIM\_CLK before SPIM\_CS[1:0] becomes inactive and SPIM\_MOSI becoming high impedance is 18 ns. Figure 47 - Master SPI Timing (MSCPHA = 0) <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Note 1: The operation of this signal is controlled through the Master SPI Control Register. Figure 48 - Master SPI Timing (MSCPHA = 1) # AC Electrical Characteristics - Slave I<sup>2</sup>S Timing<sup>†</sup> | | Characteristics | | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |----|-----------------------------------------------------------------------------------|-------------------------------------------------|--------------------|----------------|----------------|----------------|----------|------------------------------------------------------------| | 1 | I <sup>2</sup> S_SCK Clock Period<br>(Note1) | $f_s = 48 \text{ kHz}$<br>$f_s = 8 \text{ kHz}$ | t <sub>ISSCP</sub> | | 651.04<br>3.91 | | ns<br>μs | 1/(32 x f <sub>S</sub> ) | | 2 | I <sup>2</sup> S_SCK Pulse Width High | $f_s = 48 \text{ kHz}$<br>$f_s = 8 \text{ kHz}$ | t <sub>ISSCH</sub> | 292.97<br>1.76 | | 358.07<br>2.15 | ns<br>μs | 0.45/(32 x f <sub>S</sub> )<br>0.55/(32 x f <sub>S</sub> ) | | 3 | I <sup>2</sup> S_SCK Pulse Width Low | $f_s = 48 \text{ kHz}$<br>$f_s = 8 \text{ kHz}$ | t <sub>ISSCL</sub> | 292.97<br>1.76 | | 358.07<br>2.15 | ns<br>μs | 0.45/(32 x f <sub>S</sub> )<br>0.55/(32 x f <sub>S</sub> ) | | 4 | I <sup>2</sup> S_SDi Setup Time | | t <sub>ISDS</sub> | 2 | | | ns | | | 5 | l <sup>2</sup> S_SDo (input) Setup Time<br>(2 Dual Analog-to-Digital Conve | rters) | t <sub>ISDS</sub> | 2 | | | ns | See Figure 20 | | 6 | I <sup>2</sup> S_LRCK Setup Time | | t <sub>ISDS</sub> | 2 | | | ns | | | 7 | I <sup>2</sup> S_SDi Hold Time | | t <sub>ISDH</sub> | 5 | | | ns | | | 8 | I <sup>2</sup> S_SDo (input) Hold Time<br>(2 Dual Analog-to-Digital Conve | rters) | t <sub>ISDH</sub> | 5 | | | ns | See Figure 20 | | 9 | I <sup>2</sup> S_LRCK Hold Time | | t <sub>ISDH</sub> | 5 | | | ns | | | 10 | I <sup>2</sup> S_SCK Falling Edge to I <sup>2</sup> S_SI<br>Valid (2 Dual CODECs) | Di/o (output) | t <sub>ISOD</sub> | 3 | | 17 | ns | C <sub>L</sub> = 30 pF<br>See Figure 18 | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 1: $I^2S$ \_SCK frequency is 32 x $f_S$ , where $f_S$ is the sampling frequency of the external converter. Figure 49 - Slave I<sup>2</sup>S Timing <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. # AC Electrical Characteristics - Master I<sup>2</sup>S Timing <sup>†</sup> | | Characteristics | Sym. | Min. | Typ.‡ | Max. | Units | Notes/Conditions | |----|-----------------------------------------------------------------------------------------------|--------------------|---------------|-----------------|---------------|----------|----------------------------------------------------------------------------| | 1 | $I^2S\_MCLK Clock Period$ $f_s = 48 \text{ kHz}$ (Note 1) $f_s = 8 \text{ kHz}$ | | | 81.38<br>488.28 | | ns<br>ns | 1/(256 x f <sub>S</sub> ) | | 2 | $I^2S_MCLK$ Pulse Width High $f_s = 48 \text{ kHz}$<br>$f_s = 8 \text{ kHz}$ | t <sub>IMMCH</sub> | 33.2<br>236.6 | | 48.2<br>251.6 | ns<br>ns | (0.5/(256 x f <sub>S</sub> )) - 7.5<br>(0.5/(256 x f <sub>S</sub> )) + 7.5 | | 3 | I <sup>2</sup> S_MCLK Pulse Width Low $f_s = 48 \text{ kHz}$<br>$f_s = 8 \text{ kHz}$ | t <sub>IMMCL</sub> | 33.2<br>236.6 | | 48.2<br>251.6 | ns<br>ns | (0.5/(256 x f <sub>S</sub> )) - 7.5<br>(0.5/(256 x f <sub>S</sub> )) + 7.5 | | 4 | $I^2$ S_SCK Clock Period $f_s = 48 \text{ kHz}$<br>(Note 2) $f_s = 8 \text{ kHz}$ | | | 651.04<br>3.91 | | ns<br>μs | 1/(32 x f <sub>S</sub> ) | | 5 | $I^2S\_SCK$ Pulse Width High $f_s = 48 \text{ kHz}$ $f_s = 8 \text{ kHz}$ | t <sub>IMSCH</sub> | 318.0<br>1.95 | | 333.0<br>1.96 | ns<br>μs | (0.5/(32 x f <sub>S</sub> )) - 7.5<br>(0.5/(32 x f <sub>S</sub> )) + 7.5 | | 6 | $I^2S\_SCK$ Pulse Width Low $f_s = 48 \text{ kHz}$<br>$f_s = 8 \text{ kHz}$ | | 318.0<br>1.95 | | 333.0<br>1.96 | ns<br>μs | $(0.5/(32 \times f_S)) - 7.5$<br>$(0.5/(32 \times f_S)) + 7.5$ | | 7 | I <sup>2</sup> S_SDi Setup Time | t <sub>IMDS</sub> | 9 | | | ns | | | 8 | I <sup>2</sup> S_SDo (input) Setup Time (2 Dual<br>Analog-to-Digital Converters) | t <sub>IMDS</sub> | 9 | | | ns | See Figure 20 | | 9 | I <sup>2</sup> S_SDi Hold Time | t <sub>IMDH</sub> | 0 | | | ns | | | 10 | I <sup>2</sup> S_SDo (input) Hold Time (2 Dual<br>Analog-to-Digital Converters) | t <sub>IMDH</sub> | 0 | | | ns | See Figure 20 | | 11 | I <sup>2</sup> S_SCK falling to Edge to I <sup>2</sup> S_LRCK | t <sub>IMOD</sub> | -7.5 | | 7.5 | ns | C <sub>L</sub> = 30 pF | | 12 | I <sup>2</sup> S_SCK Falling Edge to I <sup>2</sup> S_SDi/o<br>(output) Valid (2 Dual CODECs) | t <sub>IMOD</sub> | -7.5 | | 7.5 | ns | C <sub>L</sub> = 30 pF<br>See Figure 18 | <sup>†</sup> Characteristics are over recommended operating conditions unless otherwise stated. Note 2: $I^2S\_SCK$ frequency is 32 x $f_S$ , where $f_S$ is the sampling frequency of the external converter. Figure 50 - I<sup>2</sup>S Master Clock (MCLK) Timing Figure 51 - Master I<sup>2</sup>S Timing <sup>‡</sup> Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Note 1: $I^2S\_MCLK$ frequency is 256 x $f_S$ , where $f_S$ is the sampling frequency of the external converter. # AC Electrical Characteristics - UART Timing † | | Characteristics | Sym. | Min. | Typ. ‡ | Max. | Units | Notes/Conditions | |---|-----------------------------------------------------------------------------|------------------|------|----------------|------|--------------------------|------------------| | 1 | UART_Rx and UART_Tx bit width Baud rate = 9600 bps Baud rate = 115.2 kbps | | | 104.17<br>8.68 | | μ <b>s</b><br>μ <b>s</b> | | | 2 | Time between two consecutive UART_Rx accesses | t <sub>UIA</sub> | 0 | | | | All baud rates | - † Characteristics are over recommended operating conditions unless otherwise stated. - ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 52 - UART\_Rx Timing Figure 53 - UART\_Tx Timing ### 8.0 Applications #### 8.1 Power Supply #### 8.1.1 Power Sequencing The ZL38012 requires external latch-up protection between the $V_{DD}IO$ and $V_{DD}CORE$ supplies. That is, the $V_{DD}CORE$ voltage must not exceed $V_{DD}IO$ voltage during power up and power down. Figure 54 illustrates two options (A & B) to meet this requirement. Option A uses a Schottky diode forward biased between $V_{DD}IV2$ ( $V_{DD}CORE$ ) and $V_{DD}IO$ . This ensures that the core voltage will never exceed the IO voltage by more than a few hundred millivolts, which is sufficient to meet the ZL38012 latch-up requirement. Figure 54 - Latch-Up Prevention Circuit Options Option B uses the Power Good (PG) output of the +3.3 V LDO regulator to enable the +1.2 V LDO regulator. During power up the PG signal will not enable the +1.2 V regulator until V<sub>DD</sub>IO reaches almost full nominal value (i.e., V<sub>OnThreshold</sub> = 80 to 100% of nominal voltage depending on the devices selected) plus a turn-on delay. During power down the PG signal will turn off the +1.2 V regulator when V<sub>DD</sub>IO drops below its V<sub>OffThreshold</sub> plus a turn-off delay. There are no latch-up requirements for power sequencing between the +3.3 V IO or +1.2 V Core and +1.2 V Analog supplies. #### 8.1.2 Supply Isolation An ZL38012 application should be designed with three separate isolated power planes as shown in Figure 55 (i.e., A: Core Power Plane; B: IO Power Plane; and C: CODEC Power Plane). Isolation is provided through separate voltage regulators that supply each plane, see also Figure 54. Each one of the Core supply pins ( $V_{DD}CORE$ , $V_{DD}OSC$ , $AV_{DD}APLL$ , $DV_{DD}APLL$ and $V_{DD}DPLL$ ) are further isolated from each other using inductors (L). The $V_{DD}OSCIO$ of the +3.3 V plane is isolated from the other IO supply pins using an inductor L as well. The capacitors C are 0.1 $\mu$ F ceramic decoupling capacitors, which should be placed as close as possible to the $V_{DD}$ pins to minimize impedance from $V_{DD}$ to $V_{SS}$ . Capacitors C1 are 1.0 $\mu$ F ceramic bypass capacitors. The value of Cout12A and additional capacitors from $V_{System}$ to system ground are to be selected based on the system design requirements and selected voltage regulator stability requirements. Figure 55 also shows an example component number and manufacturer for L. It should be noted that the isolation illustrated in Figure 55 may not be necessary for all applications. It is presented here as good engineering practice and a place to start. Also, the ground symbols used in Figure 55 should not be interpreted to mean that separate analog and digital ground planes are required for the ZL38012. A single (analog and digital) ground plan is adequate for the vast majority of applications. This is the case as long as the ground plane is homogeneous so that relatively large ground return currents are not forced through narrow channels. Figure 55 - Power Supply Isolation #### 8.2 External Clock Requirements In all modes of operation the ZL38012 requires an external clock source for the APLL, which is the source for internal timing signals including the 100 MHz MCLK. This external clock source may be either a crystal, crystal oscillator with a CMOS output or an external clock signal. The frequency of the APLL clock source may be any of the following: 2048, 4096, 8192, 12288, 16384, 20000, 24576 or 25000 kHz. The accuracy of the external clock source is not critical for voice processing applications. #### 8.2.1 Crystal Oscillator Specification Figure 56 - Crystal Application Circuit The oscillator circuit that is created across pins OSCi and OSCo requires an external fundamental mode crystal that has a specified parallel resonance at one of the XTAL frequencies listed in Figure 56 with a load capacitance of $C_L$ . Every oscillator circuit requires positive feedback (around 360 degrees of phase difference from output to input) to ensure that oscillations can build in the system. Every crystal has both a series and parallel resonance frequency of operation. The series resonant frequency ( $f_S$ ) is determined from the motion parameters (Lm, Cm & Rm) of the crystal to be when XLm = -XCm resulting in a purely resistive circuit Rm and no phase change added to the circuit. Parallel resonance ( $f_P$ ) is based on the series motion parameters Lm and Lm in parallel with Lm co. Co is the capacitance formed by the crystal, its mounting and lead interface. The effective value of Lm comparallel resonant crystals are always specified to operate at a specific Lm which are illustrated in Figure 56. This is why parallel resonant crystals are always specified to operate at a specific Lm with a specific load. If the load changes Lm will be pulled off its intended frequency. Crystal manufacturers can provide data that will indicate the frequency deviation per Lm of capacitance (Lm) away from the ideal Lm for specific crystals. Another effect of parallel resonance is a 90 degree phase shift. Therefore, the total phase shift in the circuit of Figure 56 is 180 degrees (inverter) + 90 degrees (parallel resonance) + 90 degrees (Load Capacitance $C_L$ ) = 360 degrees, which meets a basic requirement for oscillation. Capacitors C1 in Figure 56 along with $C_{Trace}$ and $C_{Pin}$ make up the total load capacitance that the crystal will see. The two C1 capacitors are actually in series with the with Co of the crystal so the required load capacitance $C_L = (C'_L \times C'_L)/(C'_L + C'_L)$ or $C'_L = 2C_L$ . $C_{Trace}$ and $C_{Pin}$ are in parallel with C1 so they will reduce the required value of C1 = $C'_1$ - $C_{Trace}$ - $C_{Pin}$ . For example, if a crystal is selected that has a parallel resonance of 20.0 MHz with a $C_L$ = 20.0 pF, then assuming typical values of $C_{Pin}$ = 3.0 pf and $C_{Trace}$ = 1.0 pf the following can be calculated: C'L = 2CL = 2 x 20.0 = 40.0 pF; C1 = $$C'_L$$ - $C_{Trace}$ - $C_{Pin}$ = 40.0 - 3.0 - 1.0 = 36.0 pF; Therefore: C1 = 36.0 pF. The feedback resistor ( $R_f$ ) biases the internal inverter in a high gain region, which ensure that there is a 180 degree phase difference between its input and output immediately after power up. An $R_f$ = 1.0 M $\Omega$ is normally adequate. It is important to make sure that the maximum drive level (crystal power dissipation) specified in the crystal design manual is not exceeded in the application circuit. Excessive power dissipation may result in unstable operation, accelerated aging rates and crystal failure. The crystal power dissipation ( $P_D$ ) can be determined from the equation $PD = Irms^2 \times Rm$ , where a current probe is used to measure the Irms through the crystal during oscillation. An alternate method is to temporarily insert a sequence of resistors in series with the crystal until half the Vrms to ground, when the circuit is oscillating, is dropped across the resistor. The selected resistor value and voltage drop across it can be used to calculate the power that is being dissipated in the crystal ( $P_D = 2Vrms^2/R$ ). Values of Rm normally range from 20 to 400 $\Omega$ . Table 22 shows some crystals that may be used with the ZL38012. | 20.0 MHz | Fox Electronics: FOXSD/200-20, $\pm 50$ ppm absolute, $\pm 50$ ppm (-10°C to +70°C), 20 pf, 32 $\Omega$ , 0.5 mW, HC49SD SMT holder. | |----------|--------------------------------------------------------------------------------------------------------------------------------------| | 25.0 MHz | Ecliptec: EC3SM-25.000M | **Table 22 - Recommended Crystals** #### 8.2.2 Clock Oscillator Figure 57 below illustrates the circuit that is used when the ZL38012 external clock source is a crystal oscillator. The output of the oscillator must be buffered to provide a nominal 3.3 V clock high signal relative to $V_{SS}$ at OSCi ( $V_{IH}$ min = 2.0 V & $V_{IL}$ max = 0.8 V), see DC Electrical Characteristics. Table 23 shows some crystal oscillators that may be used with the ZL38012. Figure 57 - Crystal Oscillator Application Circuit | 20.0 MHz | Raltron: COM2303-20.000, ±30 ppm (-10°C to +70°C), 10 ns rise and fall times, 40% to 60% duty cycle. | |----------|------------------------------------------------------------------------------------------------------| | | CTS: CTS 03-41399-008 OXCO 20 MHz, ±4.6 ppm (-40°C to +85°C) for unit life, 40% to 60% duty cycle. | **Table 23 - Recommended Crystal Oscillators** #### 8.3 FLASH Specification After power-up the ZL38012 will run its resident boot code, which establishes the initial setup of the Master SPI port and then downloads the firmware from external FLASH memory. This FLASH firmware establishes the modes of the of all the ZL38012 ports and then installs the resident application. Figure 58 illustrates the connection of FLASH memory to the ZL38012 Master SPI port. The Master SPI port has two chip selects, which allows it to communication with two separate peripheral devices. This supports operations such as periodic code upgrades i.e., normally loads code from FLASH, but upgrades are from external port and then new code is down-loaded to FLASH. Figure 58 - FLASH Interface Circuit Table 24 shows the basic FLASH memory requirements. The read instruction requirement is necessary as this is the command that the ROM boot code will use initially to read data from external FLASH. | Read Instruction Code (Boot Requirement) | 0000 0011 | |------------------------------------------|----------------------------------------| | Clock Frequency Range | 780 to 50000 kHz | | Fast Read Mode | Not supported | | Tested Devices | STMicroelectronicsM25P05-A (512 Kbits) | | | STMicroelectronicsM25P10-A (1 Mbits) | | | STMicroelectronics M25P32 (32 Mbits) | | | STMicroelectronicsM25P64(64 Mbits) | | | Atmel AT25F512A (512 Kbits) | | | Atmel AT25F1024A (1 Mbits) | | | Atmel AT25F4096 (4 Mbits) | | | Winbond W25X10 (1 Mbits) | **Table 24 - External FLASH Memory Requirements** #### 8.4 Internal CODEC Interface #### 8.4.1 CODEC Microphone Amplifier ADC Circuit When a ZL38012 internal CODEC ADC input buffer is configured as a differential microphone amplifier it must be AC coupled as shown in Figure 59. The input impedance of the is 15 K $\Omega$ . Figure 59 - CODEC 0/1 ADC Differential Microphone Amplifier Circuit The Microphone Amplifier may also be configured for a single ended input by connecting Vin+ in Figure 59 to analog ground and Vin- to the single ended output of the previous stage. #### 8.4.2 CODEC DAC Driver Circuit The minimum load impedance of the DAC differential output driver is 10 K $\Omega$ . C1 and R<sub>L</sub> have been selected to implement a low pass filter with an acceptable corner frequency. The alternative component values have been selected as an example that will maintain both the load and low pass corner frequency requirements. Figure 60 - CODEC 0/1 DAC Differential Driver Circuit The minimum load impedance of the DAC differential output driver is 10 K $\Omega$ . This is maintained when interfacing to a single ended stage by splitting the impedance between the + and - outputs as shown in Figure 61 (i.e., 5 K $\Omega$ to ground for each output). If C is the same as in the differential circuit, Figure 60, R must be a minimum of 7.5 K $\Omega$ to maintain the same low pass cutoff frequency and load impedance. R = 7.5 K $\Omega$ , not 5 K $\Omega$ , because the voltage divider on the + input of the single ended stage creates a bias voltage on the - input of the single ended stage that will make the effective value of R = 0.67R. Therefore, R is increased to R/0.67 to compensate for this effect. Figure 61 also shows alternative components that have been selected to maintain the load impedance and low pass cutoff frequency requirements. Figure 61 - CODEC 0/1 DAC Single Ended Driver Circuit #### 8.4.3 CODEC Bias Circuit The common mode bias voltage output signal (BIAS\_VCM) for the DAC output buffers is to be decoupled through a 0.1 $\mu$ F ceramic capacitor to analog ground. The + and - ADC reference voltage outputs (BIAS\_RF+/-) must be connected together through a 0.1 $\mu$ F ceramic capacitor. These signals should also be decoupled to ground through 0.1 $\mu$ F ceramic capacitors as shown in Figure 62. Figure 62 - CODEC 0/1 Bias Circuit #### 8.5 Host Microprocessor Access Examples This section presents four examples that illustrate the steps required for an external microprocessor to access the status and control registers of the ZL38012. Figure 63 shows a data write to a register through the Slave SPI port, Figure 64 shows a register read through the Slave SPI port, Figure 65 shows a data write to a register through the UART port, and Figure 66 shows a register read through the UART port. Figure 63 - SSPI Write AAAAAAAA to Register Address 02A1<sub>H</sub> Figure 64 - SSPI Read Register Address 02A1<sub>H</sub> Figure 65 - UART Write AAAAAAAAH to Register Address 02A1H Figure 66 - UART Read Register Address 02A1<sub>H</sub> Information relating to products and services furnished herein by Microsemi Corporation or its subsidiaries (collectively "Microsemi") is believed to be reliable. However, Microsemi assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Microsemi or licensed from third parties by Microsemi, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Microsemi, or non-Microsemi furnished goods or services may infringe patents or other intellectual property rights owned by Microsemi. This publication is issued to provide information only and (unless agreed by Microsemi in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Microsemi without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical and other products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Microsemi's conditions of sale which are available on request. For more information about all Microsemi products visit our website at www.microsemi.com TECHNICAL DOCUMENTATION - NOT FOR RESALE Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at www.microsemi.com. © 2012 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.