# **RN0178** # CoreXAUI v2.0 Release Notes Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 E-mail: sales.support@microsemi.com www.microsemi.com © 2018 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice. #### **About Microsemi** Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 4,800 employees globally. Learn more at www.microsemi.com. # 1 Revision History The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication. # **1.1** Revision **1.0** Revision 1.0 is the first publication of this document. Created for CoreXAUI v2.0. Revision 1 3 # **Contents** | 1 | Revision History | | | | |---|------------------|------------------------------|-----|--| | | 1.1 | Revision 1.0 | | | | 2 | Core | (AUI v2.0 Release Notes | . 5 | | | | 2.1 | Overview | . 5 | | | | 2.2 | Features | . 5 | | | | 2.3 | Delivery Types | . 5 | | | | | 2.3.1 Obfuscated | . 5 | | | | | 2.3.2 RTL | | | | | 2.4 | Supported Families | | | | | 2.5 | Supported Tool Flows | . 5 | | | | 2.6 | Installation Instructions | . 5 | | | | 2.7 | Documentation | . 6 | | | | 2.8 | Supported Test Environments | . 6 | | | | 2.9 | Resolved History | | | | | 2.10 | Known Issues and Workarounds | | | # 2 CoreXAUI v2.0 Release Notes #### 2.1 Overview These release notes accompany the production release of CoreXAUI v2.0. This document provides details about the features, enhancements, system requirements, supported families, implementations, and known issues and workarounds. #### 2.2 Features CoreXAUI v2.0 has the following features: - · Operations frequency of 156.25MHz - Pseudorandom Idle Insertion using PRBS X7 + X3 + 1 - XAUI (Idle Character) Encoding - Support 64bit @ SDR in transmitter and receiver path - Will use PF XCVR built-in 8B10B Encoder - Will use PF\_XCVR built-in 8B10B Decoder and COMMA word aligner - · Support multichannel alignment and lane deskew in receiver path - · XAUI (Idle Character) Decoding - Support for 10Gbps data rate across four lanes of SERDES running at 3.125 GHz - Support for 10Gbps data rate across two lanes of SERDES running at 6.25 GHz (that is, support for RXAUI) # 2.3 Delivery Types CoreXAUI has two delivery types: RTL and Obfuscated. The RTL source is license locked while the Obfuscated source is available for free. #### 2.3.1 Obfuscated - Complete RTL code is provided for the core, enabling the core to be instantiated with SmartDesign. - Simulation, Synthesis, and Layout can be performed with Libero software. The RTL code for the core is obfuscated using the IP encryption (encryptP1735.pl) solution. #### 2.3.2 RTL Complete RTL source code is provided for the core. # 2.4 Supported Families PolarFire<sup>™</sup> ### 2.5 Supported Tool Flows This version of the core requires Libero PolarFire SoC v2.0 or later. # 2.6 Installation Instructions The CoreXAUI CPZ file must be installed into Libero software. This is done automatically through the Catalog update function in Libero, or the CPZ file can be manually added using the **Add Core** catalog feature. Once the CPZ file is installed in Libero, the core can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project. Refer to the *Libero SoC Online Help* for further instructions on core installation, licensing, and general use. Revision 1 5 ### 2.7 Documentation This release contains a copy of the *CoreXAUI Handbook*. The handbook, describes the core functionality and gives step-by-step instructions on how to simulate, synthesize, and place-and-route this core, and also implementation suggestions. Refer to the *Libero SoC Online Help* for instructions on obtaining IP documentation. For updates and additional information about the software, devices, and hardware, visit the Intellectual Property pages on the Microsemi SoC Products Group website: visit: http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores. ## 2.8 Supported Test Environments - Verilog user testbench - · VHDL user testbench # 2.9 Resolved History Table 1 lists the release history for CoreXAUI. #### Table 1 • Release History | Version | Date | Changes | |---------|------------|---------------------------| | 2.0 | March 2018 | First Production release. | ## 2.10 Known Issues and Workarounds There are no known limitations or workarounds in the CoreXAUI v2.0 release. Revision 1 6