**RN0225** 

Release Notes CoreUSXGMII v2.0





а 🔨 Міскоснір company

Microsemi Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com

©2019 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.



# 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

# 1.1 Revision 1.0

This is the first publication of this document. Created for CoreUSXGMII v2.0.



# Contents

| 1 | Revisi<br>1.1 | ion History                       |   |
|---|---------------|-----------------------------------|---|
| 2 | CoreL         | JSXGMII v2.0                      | 6 |
|   | 2.1           | Overview                          | 6 |
|   | 2.2           | Features                          | 6 |
|   | 2.3           | Delivery Types                    | 6 |
|   | 2.4           | Supported Families                | 6 |
|   | 2.5           | Supported Tool Flows              | 6 |
|   | 2.6           | Installation Instructions         | 6 |
|   | 2.7           | Documentation                     |   |
|   | 2.8           | Supported Test Environments       |   |
|   | 2.9           | Release History                   | 7 |
|   | 2.10          | Discontinued Features and Devices | 7 |
|   | 2.11          | Known Limitations and Workarounds | 7 |



# **Tables**

| Table 1 | Release History | 7     |
|---------|-----------------|-------|
|         |                 | <br>1 |



# 2 CoreUSXGMII v2.0

### 2.1 Overview

These release notes accompany the production release of CoreUSXGMII v2.0. This document provides details about the features, enhancements, system requirements, supported families, implementations, and known issues and workarounds.

### 2.2 Features

CoreUSXGMII (Universal Serial Media Independent Interface) IP is used to carry single network port over a single SERDES between the MAC and PHY for Multi-Gigabit technology at 1G/ 2.5G/ 5G/ 10G data rate.

CoreUSXGMII has following features:

- Convey Single network ports over an USXGMII MAC-PHY interface (USXGMII-S Only USXGMII-Copper PHY: EDCS- 1150953)
- Supports operating speed rates of 1G/2.5G/5G/10G
- MAC side interface is 64-bit XGMII
- Support for MAC side interface for 1G is 8-bit GMII interface and will be added in future release
- System interface operates in full duplex mode only
- Provides a serial 10.3125Gbps serial link on the transceiver side
- Provides 64-bit interface to Microsemi Transceiver operating in PCS 64B66B Clause 49
- Supports Clause 37 Auto-negotiation between MAC and PHY
- APB management interface for configuration/status

# 2.3 Delivery Types

CoreUSXGMII is available in two versions - Evaluation and Obfuscated.

- **Evaluation:** The Evaluation version is freely available and supports four hours of functionality on silicon.
- **Obfuscated:** Complete RTL code is provided for the core, enabling the core to be instantiated with SmartDesign. Simulation, Synthesis, and Layout can be performed with Libero software. The RTL code for the core is obfuscated using the IP encryption (encryptP1735.pl) solution.

# 2.4 Supported Families

PolarFire®

## 2.5 Supported Tool Flows

CoreUSXGMII requires Libero v12.0 or higher.

#### 2.6 Installation Instructions

CoreUSXGMII must be installed into Libero software. This is done automatically through the Catalog update function in Libero, or the CPZ file can be manually added using the **Add Core** catalog feature. Once the CPZ file is installed in Libero, the core can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project.

Refer to the *Libero SoC Online Help* for further instructions on core installation, licensing, and general use.



# 2.7 Documentation

This release contains a copy of the core Handbook. The handbook, describes the core functionality and gives step-by-step instructions on how to simulate, synthesize, and place-and-route this core, and also implementation suggestions. Refer to the *Libero SoC Online Help* for instructions on obtaining IP documentation.

For updates and additional information about the software, devices, and hardware, visit the Intellectual Property pages on the Microsemi SoC Products Group website: visit:

http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores.

#### 2.8 Supported Test Environments

User testbench is not provided with the core.

### 2.9 Release History

Table 1 lists the release history.

#### Table 1 • Release History

| Version | Date           | Changes          |
|---------|----------------|------------------|
| 2.0     | September 2019 | Initial release. |

## 2.10 Discontinued Features and Devices

There are no discontinued features and devices.

## 2.11 Known Limitations and Workarounds

This release of the IP does not provide User Test bench.