# **RN0081** # CoreAXItoAHBL v3.5 Release Notes **Microsemi Corporate Headquarters** One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 E-mail: sales.support@microsemi.com www.microsemi.com © 2019 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice. #### **About Microsemi** Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 4,800 employees globally. Learn more at www.microsemi.com. # 1 Revision History The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication. ## 1.1 **Revision 9.0** Updated changes related to CoreAXItoAHBL v3.5. ## 1.2 **Revision 8.0** Updated changes related to CoreAXItoAHBL v3.4. ### 1.3 **Revision 7.0** Updated changes related to CoreAXItoAHBL v3.3. #### 1.4 **Revision 6.0** Updated changes related to CoreAXItoAHBL v3.2. #### 1.5 Revision 5.0 Updated changes related to CoreAXItoAHBL v3.1. #### 1.6 Revision 4.0 Updated changes related to CoreAXItoAHBL v3.0. ## **1.7** Revision **3.0** Updated changes related to CoreAXItoAHBL v2.2. ### 1.8 **Revision 2.0** Updated changes related to CoreAXItoAHBL v2.1. #### 1.9 **Revision 1.0** Revision 1.0 was the first publication of this document. Created for CoreAXItoAHBL v2.0. # **Contents** | 1 | Revisi | on History | 3 | |---|----------|-------------------------------------|-----| | | 1.1 | Revision 9.0 | . 3 | | | 1.2 | Revision 8.0 | . 3 | | | 1.3 | Revision 7.0 | . 3 | | | 1.4 | Revision 6.0 | . 3 | | | 1.5 | Revision 5.0 | . 3 | | | 1.6 | Revision 4.0 | . 3 | | | 1.7 | Revision 3.0 | . 3 | | | 1.8 | Revision 2.0 | . 3 | | | 1.9 | Revision 1.0 | . 3 | | 0 | O = == A | VIta ALIBLA 2 5 Dalacca Natas | _ | | 2 | | XItoAHBL v3.5 Release Notes | | | | 2.1 | Overview | | | | 2.2 | Features | | | | 2.3 | Delivery Types | | | | 2.4 | Supported Families | | | | 2.5 | Supported Tool Flows | | | | 2.6 | Installation Instructions | | | | 2.7 | Documentation | | | | 2.8 | Supported Test Environments | | | | 2.9 | Resolved History | | | | 2.10 | Resolved Issues in the v3.5 Release | | | | 2.11 | Resolved Issues in the v3.4 Release | | | | 2.12 | Resolved Issues in the v3.3 Release | | | | 2.13 | Resolved Issues in the v3.2 Release | | | | 2.14 | Resolved Issues in the v3.1 Release | | | | 2.15 | Resolved Issues in the v3.0 Release | | | | 2.16 | Resolved Issues in the v2.2 Release | | | | 2.17 | Resolved Issues in the v2.1 Release | | | | 2.18 | Discontinued Features and Devices | . 8 | | | 2.19 | Known Limitations and Workarounds | . 8 | # 2 CoreAXItoAHBL v3.5 Release Notes #### 2.1 Overview These release notes accompany the production release of CoreAXItoAHBL. This document provides details about the features, enhancements, system requirements, supported families, implementations, and known issues and workarounds. ### 2.2 Features - Provides an interface (bridge) between the Advanced eXtensible Interface (AXI) domain and Advanced High-performance Bus Lite (AHB-Lite) domain - Makes alternate AXI write and AXI read transactions possible - Supports AXI data bus width of 32-bits, with transfer size of 32/16/8 bit - Supports AXI data bus width of 64-bits, with transfer size of 64/32/16/8 bit - Maximum number of AXI beats or transfers of 16 - Supports unaligned AXI write / read transactions - · Permits the AXI and AHBL clocks to be derived from asynchronous sources - Supports narrow transfers for the last transfer in AXI write transactions using write strobes - Provides ERROR/OKAY response for every AXI master transaction - Supports AHB data bus width of 32-bits - Prevents sequential AHBL transfers from crossing 1 KB boundaries # 2.3 Delivery Types CoreAXItoAHBL is freely distributed with Microsemi Libero SoC. Complete HDL source code is provided for the core and testbenches. # 2.4 Supported Families CoreAXItoAHBL is a generic core and supports all the device families. # 2.5 Supported Tool Flows CoreAXItoAHBL requires Libero v11.0 or later. **Note:** CoreAXItoAHBL is compatible with Libero System-on-Chip (SoC) and Libero System-on-Chip (SoC) PolarFire. Unless specified otherwise, this document uses the name Libero to identify Libero SoC and Libero SoC PolarFire. ### 2.6 Installation Instructions The CoreAXItoAHBL CPZ must be installed into Libero software. This is done automatically through the Catalog update function in Libero, or the CPZ file can be manually added using the **Add Core** catalog feature. Once the CPZ file is installed in Libero, the core can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project. Refer to the *Libero SoC Online Help* for further instructions on core installation, licensing, and general use. ### 2.7 Documentation This release contains a copy of the *CoreAXItoAHBL Handbook*. The handbook, describes the core functionality and gives step-by-step instructions on how to simulate, synthesize, and place-and-route this core, and also implementation suggestions. Refer to the *Libero SoC Online Help* for instructions on obtaining IP documentation. For updates and additional information about the software, devices, and hardware, visit the Intellectual Property pages on the Microsemi SoC Products Group website: visit: http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores. # 2.8 Supported Test Environments The following test environments are supported: - VHDL user testbench - · Verilog user testbench # 2.9 Resolved History Table 1 lists the release history for CoreAXItoAHBL. Table 1 • Release History | Version | Date | Changes | |---------|----------------|----------------------| | 3.5 | December 2019 | As listed in Table 3 | | 3.4 | August 2019 | As listed in Table 3 | | 3.3 | September 2018 | As listed in Table 4 | | 3.2 | September 2017 | As listed in Table 5 | | 3.1 | November 2016 | As listed in Table 6 | | 3.0 | December 2015 | As listed in Table 7 | | 2.2 | September 2014 | As listed in Table 8 | | 2.1 | June 2014 | As listed in Table 9 | | 2.0 | February 2013 | Initial Release. | # 2.10 Resolved Issues in the v3.5 Release Table 2 • Resolved Issues in the v3.5 Release | SAR Number | Changes | |------------|---------------------------------------------| | 108962 | Added support for 32bit AXI data interface. | # 2.11 Resolved Issues in the v3.4 Release Table 3 • Resolved Issues in the v3.4 Release | SAR Number | Changes | |------------|---------------------------------------------------------------------------------------------------------------------------------------| | | Fixed the single read transaction failure issue, when AXI and AHB clocks are asynchronous and ACLK:HCLK clock ratio is more than 2:1. | # 2.12 Resolved Issues in the v3.3 Release #### Table 4 • Resolved Issues in the v3.3 Release | SAR Number | Changes | |------------|------------------------------------------------------------------------------| | 96561 | Enhance core to facilitate the use of CoreAXItoAHBL with MiV RV32 AXI cores. | | 99662 | Repackage core as a generic core. | # 2.13 Resolved Issues in the v3.2 Release #### Table 5 • Resolved Issues in the v3.2 Release | SAR Number | Changes | |------------|-------------------------------------------------------------------------| | 90363 | CoreAXItoAHBL need support for 16-bit and 8-bit AXI data transfer size. | ## 2.14 Resolved Issues in the v3.1 Release #### Table 6 • Resolved Issues in the v3.1 Release | SAR Number | Changes | |------------|---------------------------------------------------------------| | 82615 | CoreAXItoAHBL need support for 32-bit AXI data transfer size. | # 2.15 Resolved Issues in the v3.0 Release #### Table 7 • Resolved Issues in the v3.0 Release | SAR Number | Changes | |------------|-------------------------------------------------------------------------------------------| | 69879 | Complete re-design of the core. Unaligned address support added as part of the re-design. | ## 2.16 Resolved Issues in the v2.2 Release #### Table 8 • Resolved Issues in the v2.2 Release | SAR Number | Changes | | |------------|---------------------------------|--| | 58944 | The core mishandles AXI bursts. | | # 2.17 Resolved Issues in the v2.1 Release #### Table 9 • Resolved Issues in the v2.1 Release | SAR Number | Changes | |------------|----------------------------------------| | 57249 | RValid generation depending on RReady. | # 2.18 Discontinued Features and Devices There are no discontinued features for this release. ## 2.19 Known Limitations and Workarounds This release does not support the following: - Narrow transfers using write strobes are not permitted for fixed address, AXI write transactions. For example, WSTRB = 8'h7F (for 64-bit transfers), WSTRB = 8'h07 (for 32-bit transfers), and WSTRB = 8'h01 (for 16-bit transfers). - Sparse assertion of the write strobes (holes in the write strobes) are not supported by the core. For example, WSTRB = 8'h5F (for 64-bit transfers) and WSTRB = 8'h05 (for 32-bit transfers).