

# IGLOO2 Flash\*Freeze Entry and Exit - Libero SoC v11.5

#### **Table of Contents**

| Purpose         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         .         . </th |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| References                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Design Requirements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Design Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Entering into F*F Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Exiting from F*F Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Hardware Implementation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Running the Design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Steps to Run the Design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Conclusion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Appendix A - Design Files                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| List of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## **Purpose**

This application note describes the methods and steps of how to enter and exit Flash\*Freeze (F\*F) mode. The application note shows how to set different user-defined settings that define the behavior of static random-access memory (SRAM) blocks during F\*F entry and exit modes using Libero<sup>®</sup> System-on-Chip (SoC) software. It also describes how to use System Services provided by the CoreSysServices soft IP to enter into F\*F mode.

### Introduction

Microsemi<sup>®</sup> IGLOO<sup>®</sup>2 field programmable gate array (FPGA) devices provide an ultra-low static power solution through F\*F technology. Entry into F\*F mode retains all the SRAM and registers information and F\*F exit mode achieves rapid recovery to Active mode.

One of the functions of the System Controller in the IGLOO2 device is to handle the System Services requests through the communication block (COMM\_BLK). The System Services are grouped into different services. Refer to the *IGLOO2 FPGA System Controller User Guide* for more details. The IGLOO2 device enters into F\*F mode by using the F\*F services request that the System Controller provides. Some of the F\*F hardware settings options can be set during the design time, such as the clock source to be used as the standby clock source for the high performance memory subsystem (HPMS) during F\*F or defining the state of the fabric SRAM during F\*F mode.

The HPMS stand by clock source and the state of the SRAMs are configured in the F\*F hardware settings in the Libero SoC software. The fabric SRAM state during F\*F can either be **Sleep** or **Suspend**. In **Suspend** mode, the large SRAM (LSRAM) and micro SRAM (uSRAM) contents are retained. That is, when the device exits F\*F mode, the contents of the SRAMs are retained. In **Sleep** mode, the SRAMs contents are not retained. Exiting from F\*F is achieved through user configurable mechanism through external I/O events (either transitions or pattern matching on I/Os). The state and the role that I/Os play during F\*F must be specified during the design time using Libero SoC. There are three different settings available. These settings are categorized as the I/O state in F\*F mode, I/O availability in F\*F mode, and I/O role in exiting from F\*F mode.



Depending on the type of the I/O, some or all of these options may not be available. Refer to the IGLOO2 FPGA Low Power Design User Guide for more details.

This application note describes how to set the different user-defined settings during the design time using the Libero SoC software. It also describes in detail how to enter F\*F mode using the System Services, through the CoreSysServices soft IP, which provides access to the System Services. The CoreSysServices soft IP communicates with the COMM\_BLK through one of the fabric interfaces controllers (FICs). Each System Service has a service request phase and a response phase. For more details, refer to the **CoreSysServices IP Handbook** which can be accessed through Libero SoC software. Managing the MDDR, FDDR, or SERDES before and after F\*F mode, power measurements, are not discussed in this document.

### References

The following list of references is used in this document. The references complement and help in understanding the relevant Microsemi IGLOO2 FPGA device flows and features that are demonstrated in this document.

- IGLOO2 FPGA System Controller User Guide
- IGLOO2 FPGA Low Power Design User Guide
- IGLOO2 Evaluation Kit

## **Design Requirements**

Table 1 shows the design requirements.

Table 1 • Design Requirements

| Design Requirements           | Description                         |  |  |  |
|-------------------------------|-------------------------------------|--|--|--|
| Hardware Requirements         |                                     |  |  |  |
| IGLOO2 Evaluation Kit         | Rev C, Rev D, or later              |  |  |  |
| Host PC                       | Any 64-bit Windows Operating System |  |  |  |
| Software Requirements         | •                                   |  |  |  |
| Libero SoC                    | v11.5                               |  |  |  |
| FlashPro programming software | v11.5                               |  |  |  |
| Host PC Drivers               | USB to UART drivers                 |  |  |  |
| CoreSysServices               | v2.0.102                            |  |  |  |

## **Design Description**

The design example consists of the HPMS configured using System Builder, a counter, SRAM wrapper logic, IP cores (CoreSysServices, CoreAHBLite, CoreAHBToAPB3, and CoreAPB3), FLASH\_FREEZE macro, fabric AHB master, on-chip 1 MHz RC oscillator, fabric CCC (FCCC), and F\*F request and command generator logic (FF\_BLKS). The fabric AHB master along with the SRAM wrapper (AHBMASTER\_FIC\_RAM) are used to initialize the fabric SRAM by moving data from the embedded nonvolatile memory (eNVM) to the fabric SRAM through FIC\_0 AHB master and slave interfaces using the AHB master in the fabric. A Data Storage client is defined in the eNVM with the data to be written to the SRAM. This is used to demonstrate the state of the fabric SRAM content after exiting from F\*F mode. In Active mode (non F\*F), the HPMS CCC is configured to provide a 100 MHz clock that is sourced from

the FPGA fabric through the CLK\_BASE port. The FCCC is configured to provide the 50 MHz CLK\_BASE reference. The on-chip 1 MHz oscillator is the reference clock source for the FCCC.



The CoreSysServices IP is configured to use only the F\*F service option. It sends the F\*F command to the System Controller whenever it receives the F\*F request enable and command from the FF\_BLKS logic. The FF\_BLKS logic generates the F\*F request and command based on the F\*F entry input signal (ff\_trig). The FF\_BLKS logic also monitors the busy signal from the CoreSysServices IP and the FF TO START signal from the FLASH FREEZE macro.

The FF\_TO\_START signal is asserted by the System Controller to indicate that the Flash\*Freeze service is about to start. Only 10  $\mu s$  are available to do housekeeping before the core is powered off. Microsemi recommends the user to use this signal as part of the clock gating process to ensure that any glitches do not cause a sequential element in the design to transition to an unwanted state when entering Flash\*Freeze. For more information about the FLASH\_FREEZE macro, refer to the <code>IGLOO2 FPGA System Controller User Guide</code>.

The output of a counter is connected to a set of light-emitting diodes (LEDs) to monitor the state of the fabric while entering and exiting F\*F mode. Table 2 shows the LEDs ports assignments.

Table 2 • LED to Pins Assignments (IGLOO2 Evaluation Kit Board)

| Counter Output | Package Pin |
|----------------|-------------|
| LED_1          | F4          |
| LED_2          | F3          |
| LED_3          | G7          |
| LED_4          | H7          |



Figure 1 shows the top-level block diagram with the main blocks used in the design.



Figure 1 • Top-Level Block Diagram of the Design

### **Entering into F\*F Mode**

Entering into F\*F mode is done through the System Services using CoreSysServices IP core. The F\*F request and command service is generated by initiating F\*F entry request through the port ff\_trig to the FF\_BLKS. Upon the trigger of the ff\_trig port, the FF\_BLKS sends a service enable request along with a service command byte describing the function to be performed. The F\*F service requests the System Controller to execute the F\*F entry sequence. When the F\*F service begins execution, the System Controller informs the HPMS by sending a command byte E0H that F\*F shutdown is imminent. The service is stalled until this command byte can be accepted by the COMM\_BLK FIFO. If a new service request is received while servicing another request, the new service request is immediately aborted. Refer to the "Flash\*Freeze Service" section in the *IGLOO2 FPGA System Controller User Guide* for more details.

As the F\*F system service command is initiated, the System Controller disables the fabric, each eNVM block, or the MSS PLL circuit based on the options specified. All these options are available as System Services through CoreSysServices IP core by defining the SERV\_OPTION\_MODE [2:0] input. This defines the mode options for F\*F. Refer to the **CoreSysServices IP Handbook** for more details.



#### **Exiting from F\*F Mode**

In IGLOO2, exiting from F\*F mode can be initiated by external I/Os events. User I/Os (MSIO, MSIOD, or DDRIO) that are single-ended inputs can participate in the F\*F exit in the following two ways:

- I/O Activity: Force F\*F exit upon an activity (Wake\_On\_Change)
- I/O Signature: Force F\*F exit upon a signature (Wake\_On\_1/Wake\_On\_0) match in which the I/O participates with other I/Os to trigger F\*F exit. This is a logical AND behavior where all I/Os must meet the Low Power Exit settings.

The external I/O events are specified during the design time using the I/O Editor in the Libero SoC software. Only input I/Os participate in the F\*F exit event.

Note: The Wake\_On\_Change is a logical **OR** behavior with I/Os that are set as Wake\_ON\_1/ Wake\_ON\_0. This means that to wake from F\*F, it must be {(All Wake-on-0 **ANDed**) **ANDed** with (All Wake-on-1 **ANDed**)} **ORed** with (All Wake-on-Change **ORed**).

#### I/O Activity

In I/O Activity mode, an input I/O can be selected to be part of a transition. The value at the pin of the activity I/O is latched before going to Low Power mode. When a change happens on the configured I/O, the device wakes up from F\*F mode. The change can either be 1-to-0 or 0-to-1. This option is equivalent to the Wake\_On\_Change option in the I/O Editor. This can be set on more than one I/O. The Wake On Change is a logical **OR** behavior with other I/Os that are set as Wake On Change.

#### I/O Signature

Any input I/O can be selected to be a part of a signature match value that is used to wake-up from F\*F mode. All the selected I/Os have to match a static predetermined value at the same time. If the configured signature values match the values at I/Os, then the device exits from F\*F mode. I/Os can be a mixture of different signature settings. An I/O can be configured to participate in the F\*F exit upon a 0-to-1 or it can be configured to participate in the F\*F exit upon a 1-to-0 transition. These options are equivalent to Wake\_On\_1 (transition from 0-to-1) and Wake\_On\_0 (transition from 1-to-0) settings in the I/O Editor in the Libero SoC software.

All other I/Os that are not participating in the F\*F exit mechanism are tristated or held to the previous state (LAST\_VALUE) before entering F\*F mode. The Selection is set using **I/O state in Flash\*Freeze mode** column options in the I/O Editor using the Libero SoC, as shown in Figure 7 on page 9.

SW5 (four different dual in-line package (DIP) switches) on the IGLOO2 Evaluation Kit board is used to demonstrate the pattern matching wake-up mechanism. Four different inputs are created in the top-level design where each input is assigned to a DIP switch as shown in Figure 2 on page 5.

SW4 on the Evaluation Kit board is used to demonstrate the transition (Wake\_On\_Change) wake-up event mechanism, as shown in Figure 2.



Figure 2 • DIP Switches and the SW4 Connectivity in Top Level Design



### **Hardware Implementation**

The hardware implementation involves configuring the HPMS and the necessary F\*F settings. The HPMS configuration is done by using the System Builder. The design example consists of the HPMS, a counter, SRAM wrapper logic, IP cores (CoreSysServices, CoreAHBLite, CoreAHBTOAPB3, and CoreAPB3), FLASH\_FREEZE macro, fabric AHB master, on-chip 1 MHz RC oscillator, FCCC, and FF\_BLKS as shown in Figure 3 on page 6. The IP cores along with the SRAM wrapper are used to initialize the fabric SRAM (AHBMASTER\_FIC\_RAM) by moving data from the eNVM to the fabric SRAM through FIC\_0 AHB master and slave interfaces. A Data Storage client is defined in the eNVM with the data to be written to the SRAM. This is used to demonstrate the state of the fabric SRAM content after exiting from F\*F.



Figure 3 • Top-Level Hardware Design



The HPMS is configured, using the **Device Features** page in the System Builder, to use HPMS System Services and HPMS on-chip Flash Memory (eNVM) as shown in Figure 4. The HPMS is also configured to provide the clock and reset signals to all the blocks including the CoreSysServices IP and FF\_BLKS.



Figure 4 • System Builder Configurations for HPMS System Services and eNVM

The eNVM data storage client is defined using the **Configure Flash Memory** option under the **Memories** page in the **System Builder** configurator. The .mem file used to define the data storage client is located at cpredict location
VIGLOO2\_FlashFreeze\constraint\



The HPMS\_CCC clock source is sourced from the FPGA Fabric Input through the CLK\_BASE port where an FCCC is used. The FCCC is configured to provide the 50 MHz CLK\_BASE clock using GL0 output. The reference clock for the FCCC is the on-chip 50 MHz RC oscillator. Figure 5 shows the system clocks configurations for the HPMS\_CLK and FIC\_0\_CLK clock settings. System Builder automatically instantiates FCCC and RCOSC and configures them accordingly.



Figure 5 • HPMS System Clocks Configurations

The standby clock source for the HPMS in F\*F mode and the state of the SRAMs (uRAM and LSRAM) during F\*F mode are configured using the **Flash\*Freeze Hardware Settings** dialog in the Libero SoC software, as shown in Figure 6 on page 9. Following are the HPMS clock source options that are available to be used during F\*F mode:

- · On-chip 1 MHz RC oscillator
- On-chip 50 MHz RC oscillator
- · External 32 KHz crystal oscillator

Following are the uRAM/LSRAM states options that are available to be used during F\*F mode:

- Suspend
- Sleep



Figure 6 • Flash\*Freeze Hardware Settings Dialog

The I/Os F\*F exit mechanism is specified using the Low Power Exit setting in the I/O Editor in the Libero SoC, as shown in Figure 7.

#### Note:

- The I/O available in F\*F option applies only to I/Os allocated to the HPMS peripherals.
- When I/Os are set to be available during F\*F mode, the I/O state in F\*F option does not apply.
- Only inputs or bidirectional I/Os participate in signature/activity F\*F exit. This means that the Low Power Exit options are available to be set on inputs and/or bidirectional I/Os only.

| Port Name           | Pin Number | I/O state in Flash*Freeze mode | Resistor Pull | I/O available in Flash*Freeze mode | Low Power Exit ▼ |
|---------------------|------------|--------------------------------|---------------|------------------------------------|------------------|
| Wake_On_Change_SW4_ | J18        | TRISTATE                       | None          | No                                 | Wake_On_Change   |
| DIP1_On_1_L19       | L19        | TRISTATE                       | Down          | No                                 | Wake_On_1        |
| DIP2_On_1_L18       | L18        | TRISTATE                       | Down          | No                                 | Wake_On_1        |
| DIP3_On_0_K21       | K21        | TRISTATE                       | Up            | No                                 | Wake_On_0        |
| DIP4_On_0_K20       | K20        | TRISTATE                       | Up            | No                                 | Wake_On_0        |
| ff_trig_SW2_K16     | K16        | TRISTATE                       | None          | No                                 | Off              |

Figure 7 • Specifying I/O State and Functionality Options Using I/O Editor

The F\*F exit behavior of input I/Os (DIP1-4) and SW5 are configured using the I/O Editor in the Libero SoC, as shown in Figure 7. The DIP switches-to-package pin assignments for the IGLOO2 Evaluation Kit are shown in Table 3.

Table 3 • DIP Switches to Package Pins Assignments

| Input DIP Switch | Package Pin |
|------------------|-------------|
| DIP1             | L19         |
| DIP2             | L18         |
| DIP3             | K21         |
| DIP4             | K20         |
| SW4              | J18         |
| SW2 (ff_trig)    | K16         |



## **Running the Design**

The design example demonstrates the following options:

- Entering into F\*F mode
- Exiting from F\*F by the means of I/O activity, or I/Os signature.
- Checking the content of the SRAM post F\*F based on whether the SRAM was put into Sleep or Suspend modes

The design example is designed to run on the IGLOO2 Evaluation Kit board. Refer to <a href="https://www.microsemi.com/index.php?option=com\_content&id=2067&lang=en&view=article&tab=documentation">www.microsemi.com/index.php?option=com\_content&id=2067&lang=en&view=article&tab=documentation</a> on for more detailed board information.

#### Steps to Run the Design

#### **Programming**

This step runs FlashPro in batch mode to program the IGLOO2 M2GL010 on the IGLOO2 Evaluation Kit board.

1. Before programming and powering up the IGLOO2 board, confirm that the jumpers are positioned as shown in Table 4.

#### Table 4 • Board Jumper Settings

| Jumper | Setting       |
|--------|---------------|
| J3     | 1-2 installed |
| J8     | 1-2 installed |

- Plug the FlashPro4 ribbon cable into connector J5 (JTAG Programming Header) on the IGLOO2 Evaluation Kit board.
- 3. Connect the power supply to the J6 connector and FlashPro Programmer.
- 4. Change the power supply SW7 switch to ON.
- Open the IGLOO2\_FlashFreeze Libero project (refer to "Appendix A Design Files" section on page 16)
- Update the eNVM client memory file path. For more information about how to correct the errors detected during eNVM programming data generation, refer to http://soc.microsemi.com/kb/article.aspx?id=SL5657.



Expand Program Design in the Design Flow window. Double-click on Run PROGRAM Action
to begin programming as shown in Figure 8. A green check mark appears next to the
Program Design in the Design Flow window to indicate programming is completed successfully.



Figure 8 • Program the Design

Note: The IGLOO2 Evaluation Kit board can be programmed using the FlashPro standalone with the provided \*.stp file. Refer to "Appendix A - Design Files" on page 16 for more information.

## Entering F\*F Mode and Using External I/O Activity (Wake\_On\_Change) to Exit F\*F Mode

- To enter into F\*F mode, press and release the F\*F entry (ff\_trig) push button (SW2). This puts the
  device state into F\*F mode. Observe that the LEDs stop toggling indicating that the fabric entered
  into the F\*F mode.
- 2. To exit from F\*F, press and release the push button switch 4 (SW4). SW4 is configured to wake the device from F\*F upon an I/O activity. The activity could be a change from 1-to-0 or a 0-to-1. This is set on per I/O basis in the I/O Editor by setting the Wake\_On\_Change attribute. For the purpose of this design, SW4 (package pin J18) is used. Observe that the LEDs start to toggle again indicating that the device exited from the F\*F mode.

## Entering F\*F Mode and Using External I/O Signature (Wake On 1/Wake On 0) to Exit F\*F Mode

The following steps demonstrate how to exit from F\*F using signature I/O matching. One or more I/Os can be configured to wake-up the device based on a change from 0-to-1 or 1-to-0 or a combination of both.

When more than one I/O is configured to participate in the signature wake-up, it is a logical **AND** of all I/Os. For the purpose of this demo, a set of DIP switches are used. Two DIP switches are configured as Wake\_On\_1 and two are configured as Wake\_On\_0. All four switches must meet the criteria for the device to exit F\*F mode.

- 1. If the device is in F\*F mode, wake up the device as indicated in the previous step.
- 2. To enter into F\*F mode, press and release the F\*F entry push button (**SW2**). This puts the device state into F\*F mode. Observe that the LEDs stop toggling, indicating that the fabric entered into the F\*F mode.



3. To wake-up the device from F\*F mode, toggle DIP switches 1 and 2 to 1 position (OFF) **AND** toggle DIP switches 2 and 3 to 0 position (ON) as shown in Figure 9. Upon this setting, the device exits from F\*F mode. Observe that the LEDs start to toggle again indicating that the device exited from the F\*F mode.



Figure 9 • Toggling DIP Switches

Note: The DIP switches combination shown in Figure 9 on page 12 constantly keeps the device in active mode, since that combination is configured to wake-up the device. Before proceeding to the next step, ensure that the combination setting of the DIP switches is different than what is shown in Figure 9 on page 12.

#### SRAM Content After Entering and Exiting from F\*F Mode

This step demonstrates that the SRAM content is retained and not lost while the device is in F\*F mode. The SRAM is set to be in Suspend mode during F\*F. Refer to "Hardware Implementation" on page 6 for more information. To check the content of the SRAM after entering and exiting from F\*F, SmartDebug is used to read back the content of the SRAM from the device after exiting from the F\*F mode.



 Check the content of the SRAM before entering into the F\*F mode. While the device is in Active Mode (non F\*F), double-click **SmartDebug Design** entry from the **Design Flow** window as shown in Figure 10.



Figure 10 • Launching SmartDebug Design Tools

The SmartDebug window opens.

2. Click on Debug FPGA Array as shown in Figure 11.



Figure 11 • SmartDebug Window - Debug FPGA Array

The debug file is automatically generated into the Libero SoC project (<Libero SoC project path>/designer/<top level design name>/<design\_name>\_debug.txt). The debug file is automatically loaded into the SmartDebug window.



Select the **Memory Blocks** tab in the **Debug FPGA Array** window and select **Read Block** as shown in Figure 12. The SmartDebug tool reads the SRAM content from the device and shows it in the **Memory Block Data** section as shown in Figure 12.



Figure 12 • SRAM Read-back Content before F\*F entry

In the previous steps, the data shown is the content of the SRAM while the device is in Active mode. The next steps demonstrate putting the device into F\*F, exiting from it, and finally checking the content of the SRAM after exiting from the F\*F mode.

- 3. Enter into F\*F mode. Press and release the F\*F entry push button (**SW2**). This puts the device state into F\*F mode. Observe that the LEDs stop toggling, indicating that the fabric entered into the F\*F mode.
- 4. Exit from F\*F. Press and release SW4.



In this design, the SRAM is set for Suspend mode during F\*F mode so the content of the SRAM is retained. Thus, when reading through SmartDebug, the SRAM content after F\*F exit is the same data that is stored into the SRAM before entering into F\*F mode, as shown in Figure 13.



Figure 13 • Reading SRAM Content After F\*F Exit

The data read from the SRAM at a particular address is the same data that is written into the SRAM before entering into F\*F mode.

#### Conclusion

This application note describes how to put the IGLOO2 device into F\*F mode using System Services and demonstrates the different options that can be used to wake-up the IGLOO2 device from F\*F mode. In addition, it also shows how to set different hardware behavior during F\*F at design time, and demonstrates the effect of the F\*F on the fabric SRAM content depending on the user-defined F\*F hardware settings in the Libero SoC.



## **Appendix A - Design Files**

The design files can be downloaded from the Microsemi SoC Products Group website: http://soc.microsemi.com/download/rsc/?f=M2GL\_FlashFreeze\_Liberov11p5\_DF

The design file has Libero SoC Verilog project, the .mem file for the eNVM data storage client, and programming files (\*.stp) for IGLOO2 Evaluation Kit board. Refer to the Readme.txt file included in the design file for the directory structure and description.



## **List of Changes**

The following table lists critical changes that were made in each revision of the chapter in the application note.

| Date                         | Changes                                                             | Page |
|------------------------------|---------------------------------------------------------------------|------|
| Revision 3<br>(January 2015) | Updated the document for Libero v11.5 software release (SAR 62939)  | NA   |
| Revision 2<br>(August 2014)  | Updated the document for Libero v11.4 software release (SAR 59065). | NA   |
| Revision 1<br>(January 2014) | Initial release.                                                    | NA   |

Note: \*The revision number is located in the part number after the hyphen. The part number is displayed at the bottom of the last page of the document. The digits following the slash indicate the month and year of publication.



**Microsemi Corporate Headquarters** One Enterprise, Aliso Viejo, CA 92656 USA

Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

E-mail: sales.support@microsemi.com

© 2015 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 3,400 employees globally. Learn more at www.microsemi.com.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.