Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer’s responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided “as is, where is” and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

About Microsemi

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world’s standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, California, and has approximately 4,800 employees globally. Learn more at www.microsemi.com.
Contents

1 Revision History .................................................................................................................... 1
  1.1 Revision 4.0 ......................................................................................................................... 1
  1.2 Revision 3.0 ......................................................................................................................... 1
  1.3 Revision 2.0 ......................................................................................................................... 1
  1.4 Revision 1.0 ......................................................................................................................... 1

2 Implementing PCIe Reset Sequence in SmartFusion2 and IGLOO2 Devices - Libero SoC v11.8 SP3 .................................................................................................................. 2
  2.1 Purpose ............................................................................................................................... 2
  2.2 Introduction ........................................................................................................................... 2
    2.2.1 Special Consideration for L2 ......................................................................................... 2
  2.3 References ............................................................................................................................ 3
  2.4 PCIe Control Plane Demo Design Requirements ................................................................... 3
  2.5 Design Description ............................................................................................................... 3
  2.6 Implementation .................................................................................................................... 4
    2.6.1 M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 Devices with PERSTn ................................................................................................................. 4
    2.6.2 M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 Devices without PERSTn .......................................................................................................................... 12
    2.6.3 M2S060 / M2S090 / M2GL060 / M2GL090 Devices with PERSTn ................................. 15
    2.6.4 M2S060 / M2S090 / M2GL060 / M2GL090 Devices without PERSTn ......................... 21
    2.6.5 M2S/M2GL 060/090 Device Dual PCIe with PERSTn .................................................... 22
    2.6.6 M2S/M2GL 060/090 Device Dual PCIe without PERSTn ............................................. 29
  2.7 Running the Design .............................................................................................................. 31
    2.7.1 Testing the PCIe Reset ................................................................................................. 31
  2.8 Conclusion ............................................................................................................................ 31

3 Appendix: Design and Programming Files ............................................................................. 32
Figures

Figure 1 M2S/M2GL010/025/050/150 Device PCIe Reset Generation with PERSTn .......................... 5
Figure 2 Top-Level Connection ................................................................................................. 6
Figure 3 SERDES INIT SmartDesign ......................................................................................... 7
Figure 4 CoreResetP Configuration ............................................................................................. 8
Figure 5 CoreConfigP Configuration ............................................................................................ 9
Figure 6 CoreABC Configuration .................................................................................................. 10
Figure 7 CoreABC Code ............................................................................................................... 11
Figure 8 M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 Devices PCIe
Reset Generation without PERSTn .......................................................................................... 12
Figure 9 Top-Level Design .......................................................................................................... 13
Figure 10 SERDES INIT SmartDesign ....................................................................................... 14
Figure 11 M2S060 / M2S090 / M2GL060 / M2GL090 Devices PCIe Reset Generation with PERSTn 15
Figure 12 Top Level Design ......................................................................................................... 16
Figure 13 SERDES INIT SmartDesign ....................................................................................... 17
Figure 14 CoreResetP Configuration ........................................................................................... 18
Figure 15 CoreConfigP Configuration ........................................................................................ 19
Figure 16 CoreABC Configuration ................................................................................................ 20
Figure 17 M2S060 / M2S090 / M2GL060 / M2GL090 Devices PCIe Reset Generation without PERSTn 21
Figure 18 Top-Level Design ......................................................................................................... 22
Figure 19 M2S/M2GL 060/090 Device PCIe Reset Generation with PERSTn .......................... 23
Figure 20 Top-Level Design ......................................................................................................... 24
Figure 21 SERDES_INIT SmartDesign ....................................................................................... 25
Figure 22 CoreResetP Configuration ........................................................................................... 26
Figure 23 CoreConfigP Configuration ........................................................................................ 27
Figure 24 CoreABC Configuration ................................................................................................ 28
Figure 25 M2S/M2GL 060/090 Device Dual PCIe without PERSTn ............................................. 29
Figure 26 Top-Level Design ......................................................................................................... 30
# Tables

<table>
<thead>
<tr>
<th>Table 1</th>
<th>Design Requirements</th>
<th>3</th>
</tr>
</thead>
</table>
1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the current publication.

1.1 Revision 4.0

The following is a summary of the changes made in revision 4.0 of this document.

- Information about L2 state was updated. See Special Consideration for L2, page 2.
- Information about SERDES_IF_2_L2P2_ACTIVE signal was added. See M2S060 / M2S090 / M2GL060 / M2GL090 Devices without PERSTn, page 21 and M2S/M2GL 060/090 Device Dual PCIe without PERSTn, page 29.
- Information about M2S060 / M2S090 / M2GL060 / M2GL090 Devices with PERSTn, page 15 and M2S/M2GL 060/090 Device Dual PCIe with PERSTn, page 22 was updated.
- Updated the document for Libero SoC v11.8 SP3 software release.

1.2 Revision 3.0

Updated the document for Libero SoC v11.7 software release.

1.3 Revision 2.0

Updated the document for Libero SoC v11.6 software release.

1.4 Revision 1.0

Revision 1.0 is the first publication of this document.
2 Implementing PCIe Reset Sequence in SmartFusion2 and IGLOO2 Devices - Libero SoC v11.8 SP3

2.1 Purpose
This application note describes how to implement the peripheral component interconnect express (PCIe) reset sequence for the SmartFusion®2 system-on-chip (SoC) field programmable gate array (FPGA) and IGLOO®2 FPGA devices using the CoreABC standalone peripheral initialization flow.

2.2 Introduction
The SmartFusion2 and IGLOO2 devices integrate a fourth-generation flash-based FPGA fabric and high-performance communication interfaces on a single chip. The high-speed serial interface (SERDESIF) provides a fully hardened PCIe endpoint implementation and is compliant to the PCIe base specification revision 2.0 and 1.1. For more information on SERDESIF, refer to the UG0447: SmartFusion2 and IGLOO2 High Speed Serial Interfaces User Guide.

The PCIe specification describes two reset generation mechanisms:

• **Fundamental reset:** Signaled through an auxiliary side-band signal PERSTn (PCIe reset, active low).
• **In-band reset:** Initiated by the host by setting a specific bit in the training sequence (hot-reset, link enabled or disabled).

PCIe reset causes endpoint device state machines, hardware logic, port states, and configuration registers (except for the sticky registers) to initialize the default conditions.

During a host initiated PCIe reset process, SERDES PCIe endpoint reset must be generated in a proper sequence and the endpoint device must be reinitialized correctly. If the PCIe endpoint is not reset properly, this may cause corrupt data to be passed through the PCIe link.

2.2.1 Special Consideration for L2
This section describes the following scenarios important for a PCIe endpoint to reset:

• PCIe endpoint connects to the PERSTn
• PCIe endpoint does not connect to the PERSTn

When the PERSTn signal is connected to the endpoint, the root port uses this signal for endpoint to exit from L2 state. Some of the applications do not use PERSTn signal (when PCIe is used over distances through long cable or fiber lengths). In such applications, the L2 state prior to the root port access of an endpoint must release itself from L2 without the PERSTn connection. This self reset requirement and implementation is discussed in this application note.

This application note also describes the recommended reset sequence for the SmartFusion2 and IGLOO2 PCIe designs. The existing PCIe control plane demo reference design is modified and used to implement and describe the recommended PCIe reset sequence.
2.3 References

The following reference documents complement and help in understanding the relevant Microsemi SmartFusion2 and IGLOO2 FPGA devices flows and features:

- UG0447: SmartFusion2 and IGLOO2 High Speed Serial Interfaces User Guide
- SmartFusion2 Standalone Peripheral Initialization User Guide
- UG0456: SmartFusion2 SoC FPGA PCIe Control Plane Demo User Guide
- IGLOO2 Standalone Peripheral Initialization User Guide
- TU0509: Implementing PCIe Control Plane Design in IGLOO2 FPGA Tutorial

2.4 PCIe Control Plane Demo Design Requirements

The following table lists the design requirements.

<table>
<thead>
<tr>
<th>Design Requirements</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Hardware Requirements</strong></td>
<td></td>
</tr>
<tr>
<td>SmartFusion2 Security Evaluation Kit:</td>
<td>Rev D or later</td>
</tr>
<tr>
<td>– 12 V adapter (provided along with the kit)</td>
<td></td>
</tr>
<tr>
<td>– FlashPro4 programmer (provided along with the kit)</td>
<td></td>
</tr>
<tr>
<td>IGLOO2 Evaluation Kit:</td>
<td>Rev D or later</td>
</tr>
<tr>
<td>– 12 V adapter (provided along with the kit)</td>
<td></td>
</tr>
<tr>
<td>– FlashPro4 programmer (provided along with the kit)</td>
<td></td>
</tr>
<tr>
<td>Host PC or Laptop</td>
<td>Any 64-bit Windows Operating System</td>
</tr>
<tr>
<td><strong>Software Requirements</strong></td>
<td></td>
</tr>
<tr>
<td>Libero® System-on-Chip (SoC)</td>
<td>v11.8 SP3</td>
</tr>
<tr>
<td>SoftConsole</td>
<td>v4.1</td>
</tr>
<tr>
<td>Host PC Drivers</td>
<td>See TU0456: SmartFusion2 SoC FPGA PCIe Control Plane Tutorial</td>
</tr>
<tr>
<td>GUI executable</td>
<td>The GUI executable is available at GUI folder of TU0456: SmartFusion2 SoC FPGA PCIe Control Plane Tutorial design file</td>
</tr>
</tbody>
</table>

2.5 Design Description

The implementation of a PCIe reset sequence, which supports the host reset involves detection of PCIe reset using the FPGA fabric logic and generating the reset for endpoint block.

PCIe reset sequence is device dependent and based on whether PERSTn is used in the design. As a result, the reference designs are categorized into the following four use models:

- M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 Devices with PERSTn, page 4
- M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 Devices without PERSTn, page 12
- M2S060 / M2S090 / M2GL060 / M2GL090 Devices with PERSTn, page 15
- M2S060 / M2S090 / M2GL060 / M2GL090 Devices without PERSTn, page 21
- M2S/M2GL 060/090 Device Dual PCIe with PERSTn, page 22
- M2S/M2GL 060/090 Device Dual PCIe without PERSTn, page 29

Note: The System Builder flow does not implement the PCIe/SERDES reset sequence automatically as described in this application note. To implement the PCIe reset sequence, the SERDES standalone peripheral initialization methodology must be followed. Refer to the following documents, for more information about peripheral initialization methodology:

- SmartFusion2 Standalone Peripheral Initialization User Guide
- IGLOO2 Standalone Peripheral Initialization User Guide
2.6 Implementation

The implementation details for each of the above four scenarios are described as follows:

This application note uses M2GL010 Evaluation Kit and the M2S090 Security Evaluation Kit to implement the PCIe reset sequence. These two examples provide both the methods for implementing the PCIe reset sequence.

**Note:** This application note uses customized M2S090 Kit to implement the PCIe reset sequence for dual PCIe controller.

**Note:** For the PCIe reset sequence implementation, the CoreABC clock must be more than 1 MHz.

**Note:** The PCIe reset sequence described in this application note requires the following register bit settings, which are default settings in Libero:

- `cfgr_l2_p2_enable = 1'b1`
- `enable_perstn_support = 1'b0`

2.6.1 M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 Devices with PERSTn

*Figure 1, page 5* shows the implementation of PCIe reset sequence for M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 devices with PERSTn. The PCIe reset detection logic detects the PCIe reset and resets the SERDES and CoreABC through the CoreResetP. CoreABC is used to initialize the SERDES (PCIe) through the APB interface. In addition, the APB_MUX logic is implemented to support access to the microcontroller subsystem (MSS) or high-performance memory subsystem (HPMS). By using the APB_MUX logic, the user can retain access through SmartFusion2 ARM Cortex-M3 or utilizing the SmartDebug SERDES utility, which is available for both SmartFusion2 and IGLOO2 devices.

**Note:** The method to reset the PCIe controller resets the entire controller including the configuration space. This clears any of the "sticky" bits contained in these registers. If any of these sticky bits are important for the application software on the host, the information must be gathered before the HotReset event is initiated.

The PCIe reset detection logic and SERDES reset generation is explained as follows:

2.6.1.1 PCIe Reset Detection

Detect the entry of the PCIe endpoint to the HOT_RESET state by monitoring the LTSSM[4:0] bits and then call the signal as `hot_reset_n_ltssm`. The link training and status state machine (LTSSM) bits are available as CoreConfigP output signal PRDATA[30:26].

Generate `hot_reset_n` as the following: `hot_reset_n = PERSTn and hot_reset_n_ltssm`.

Connect the PERST_N of SERDES_INIT directly to PERSTn on board.
2.6.1.2 SERDES (PCIe) Reset Generation

Use the pulse shaping logic to generate the reset pulse from the hot_reset_n and connect it to the CoreResetP asynchronous reset input to reset the SERDES core (PMA reset, PCIe controller reset and APB reset). Release the SERDES resets and reinitialize the SERDES using CoreABC.

The following figure shows the M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 devices PCIe reset generation with PERSTn.

Figure 1 • M2S/M2GL010/025/050/150 Device PCIe Reset Generation with PERSTn
2.6.1.3 Implementation using M2GL010 Evaluation Kit

The PCIe control plane demo design for the M2GL010 Evaluation Kit is created using the CoreABC standalone peripheral initialization method and the HOTRESET logic is implemented to detect the PCIe reset. The top level SmartDesign with the SERDES_INIT and SERDES_IF blocks, are shown in the following figure. The SERDES_INIT is a SmartDesign block to initialize the SERDES and to generate the SERDES (PCIe) resets.

*Figure 2 • Top-Level Connection*
The SERDES_INIT has HOTRESET, CoreResetP, CoreConfigP, and CoreABC blocks, as shown in the following figure. The HOTRESET logic monitors the LTSSM (PRDATA [30:26]), PERSTn signals, and generates the HOT_RESET_N_PULSE. It is connected to the CoreResetP (FAB_RESET_N), which generates resets to SERDES (PCIe) and performs re-initialization of SERDES (PCIe) through CoreABC and CoreConfigP.

The following figure shows the SERDES INIT SmartDesign.

*Figure 3 • SERDES INIT SmartDesign*
The following figure shows the CoreResetP configured for SERDES_IF_0 block.

*Figure 4*  CoreResetP Configuration
The following figure shows the CoreConfigP configured for SERDES_IF_0 block.

Figure 5 • CoreConfigP Configuration
CoreABC is configured, as shown in the following figure.

**Figure 6 • CoreABC Configuration**
The Libero generates the `SERDESIF_O_init_abc.txt` file at 
<proj_location>/PCIE_DEMO/component/work/PCIE_DEMO/SERDES_IF_0 with CoreABC code to initialize the SERDES (PCIe). This code is used for CoreABC program as shown in the following figure.

**Figure 7 • CoreABC Code**

```c
// CoreABC SERDES Initialization Sequence

SYSTEM_DEBUG_MODE_SEL
APB_UART DAT 0 x020 0x05
SYSTEM_CONFIG_PHY_MODE_1
APB_UART DAT 0 x0a20 0x11C
LANES_RX_MAX_TXFIFO_THR
APB_UART DAT 0 x0FFF x0F8
LANES_TX_PST_RATIO_DECMP0_FULL
APB_UART DAT 0 x0050 x28
LANES_TX_PST_RATIO_DECMP1_FULL
APB_UART DAT 0 x0050 x15
LANES_TX_PST_RATIO_DECMP0_HALF
APB_UART DAT 0 x001F x28
LANES_TX_PST_RATIO_DECMP1_HALF
APB_UART DAT 0 x0FFF x15
LANES_UPDATE_SETTINGS
APB_UART DAT 0 x0200 x1
SYSTEM_CONFIG_PHY_MODE_1
APB_UART DAT 0 x0320 0x1C
Set USER1_DONE to '1'
APB_UART DAT 0 xC000 x1
Wait for SOF_RELEASE assertion
WaitSofRelease
APB_UART DAT 0 x200M
AND x282
JUMP IF ZERO $WaitSofRelease
```
2.6.2 M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 Devices without PERSTn

The following figure shows the implementation of PCIe reset sequence for M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 devices without PERSTn.

2.6.2.1 PCIe Reset Detection

Detect the entry of the PCIe endpoint to the HOT_RESET and L2 state by monitoring the LTSSM[4:0] bits and call the signals as hot_reset_n_ltssm and l2_detected_n. The LTSSM bits are available as APB signal PRDATA[30:26].

Generate hot_reset_n as the following: hot_reset_n = l2_detected_n & hot_reset_n_ltssm.

2.6.2.2 SERDES (PCIe) Reset Generation

Use pulse shaping logic to generate the reset pulse from the hot_reset_n and connect it to the CoreResetP asynchronous reset input to reset the SERDES core (PMA reset, PCIE controller reset, and APB reset). Release the SERDES resets and reinitialize the SERDES using CoreABC.

Note: The method to reset the PCIe controller resets the entire controller including the configuration space. This clears any of the "sticky" bits contained in these registers. If any of these sticky bits are important for the application software on the host, the information should be gathered before the HotReset event is initiated.

Figure 8 • M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 Devices PCIe Reset Generation without PERSTn
2.6.2.3 Implementation using M2GL010 Evaluation Kit

The PCIe control plane demo design for M2GL010 Evaluation Kit is created using the CoreABC standalone peripheral initialization method and the HOTRESET logic is implemented to detect the PCIe reset. The top-level SmartDesign with the SERDES_INIT and SERDES_IF blocks is shown in the following figure. The SERDES_INIT is implemented to detect the PCIe reset without monitoring the PERSTn and to generate the SERDES (PCIe) resets.

Figure 9 • Top-Level Design
The SERDES_INIT has CoreABC, CoreResetP, CoreConfigP, and HOTRESET blocks, as shown in the following figure. The HOTRESET logic monitors the LTSSM (PRDATA [30:26]) signals for hot reset state and L2 state and generates the HOT_RESET_N_PULSE signal. It is connected to the CoreResetP (FAB_RESET_N), which generates resets to SERDES (PCIe) and performs re-initialization of SERDES through CoreABC and CoreConfigP. The configuration of CoreResetP, CoreConfigP, and CoreABC is same as described in M2S010 / M2S025 / M2S050 / M2S150 / M2GL010 / M2GL025 / M2GL050 / M2GL150 Devices with PERSTn, page 4.

The following figure shows the SERDES INIT SmartDesign.

*Figure 10 • SERDES INIT SmartDesign*
2.6.3 **M2S060 / M2S090 / M2GL060 / M2GL090 Devices with PERSTn**

The following figure shows the implementation of PCIe reset sequence for M2S060 / M2S090 / M2GL060 / M2GL090 devices with PERSTn. The PCIe reset detection logic detects the PCIe reset and triggers the CoreABC to reset the SERDES Core and AXI using the soft reset. In addition, the APB_MUX logic is implemented to support access to the MSS/HPMS. By using the APB_MUX, the user can retain access through the SmartFusion2 Cortex-M3 or utilizing the SmartDebug SERDES utility, which is available for both SmartFusion2 and IGLOO2 devices.

The CoreABC takes few APB cycles to reset the SERDES Core and AXI IF. During these cycles, the SERDES AXI master initiates buffered AXI/AHB transactions and the fabric AXI/AHB slave logic should indicate the busy state to AXI master. In this application note, an AXI_AHB reset is generated to AHB_to_AHB.v logic (which asserts the HREADY to ‘0’ during reset) during the reset operation of SERDES Core/AXI IF.

### 2.6.3.1 PCIe Reset Detection

The SERDES_IF2 (PCIe) has LTSSM[5] and L2P2_ACTIVE signals. The LTSSM[5] indicates hot-reset, data link up or L2 exit. The L2P2_ACTIVE indicates that PCIe is in L2 state.

Generate the hot_reset_n as the following: hot_reset_n = (! L2P2_ACTIVE) & (! LTSSM[5]).

Connect the SERDES PCIe PERST_N directly to PERSTn on board.

### 2.6.3.2 SERDES (PCIe) Reset Generation

Use hot_reset_n to generate interrupt INTR0 to CoreABC. The pulse shaping logic generates INTR0 synchronized to the CoreABC clock domain. The CoreABC interrupt routine resets the SERDES PCIe controller reset and AXI reset using the soft reset register.

*Figure 11* • **M2S060 / M2S090 / M2GL060 / M2GL090 Devices PCIe Reset Generation with PERSTn**
2.6.3.3 Implementation using M2S090 Security Evaluation Kit

The PCIe control plane demo design for the M2S090 Security Evaluation Kit is created using CoreABC standalone peripheral initialization method and the HOTRESET logic is implemented to detect the PCIe reset. The top-level SmartDesign with the SERDES_INIT and SERDES_IF blocks is shown in the following figure. The SERDES_INIT is a SmartDesign block to initialize the SERDES and to generate the SERDES (PCIe) resets. The SERDES_IF_2 PERST_N signal is directly connected to the PERSTn on the board.

Figure 12 • Top Level Design
The SERDES_INIT SmartDesign has CoreABC, CoreResetP, CoreConfigP, APB_MUX, and HOTRESET blocks, as shown in the following figure. The HOTRESET logic monitors the LTSSM[5], L2P2_ACTIVE signals and generates the INTR0 signal. It is connected to the INTREQ of CoreABC and CoreABC interrupt routine issues SERDES (PCIe) Core and the AXI soft resets, when INTREQ goes low.

**Note:** The HOTRESET logic uses INTACT signal from CoreABC to de-assert the INTR0 interrupt, which is synchronous to CoreABC/HOTRESET logic clock. The INTACT - interrupt acknowledge signals needs to be synchronized to HOTRESET logic if any other processor is used for implementing PCIe reset sequence.

The following figure shows the SERDES INIT SmartDesign.

*Figure 13* • SERDES INIT SmartDesign
CoreResetP is configured to generate resets for SERDES_IF2_0, as shown in the following figure. Select only the SERDES interface check box. Do not select the other PCIe check boxes as those functionalities are already implemented in the HOTRESET block.

**Figure 14 • CoreResetP Configuration**
CoreConfigP is configured for the SERDES_IF_0 block, as shown in the following figure.
Select only the SERDES interface check box. Do not select the other PCIe check boxes as those functionalities are already implemented in the HOTRESET block.

Figure 15  CoreConfigP Configuration
The CoreABC configuration, as shown in the following figure. Libero generates SERDESIF_0_init_abc.txt file at `<pjt_location>\PCIE_DEMO\component\work\PCIE_DEMO\SERDES_IF2_0 with CoreABC code to initialize the SERDES (PCle). This code is modified to reset the SERDES core and AXI, using the SERDES soft reset register on the CoreABC active low interrupt.

The following figure shows the CoreABC Configuration.

**Figure 16 • CoreABC Configuration**
2.6.4 M2S060 / M2S090 / M2GL060 / M2GL090 Devices without PERSTn

The following figure shows the implementation of the PCIe reset sequence for M2S060 / M2S090 / M2GL060 / M2GL090 devices without PERSTn.

**Note:** This implementation is similar to the PCIe reset sequence implementation for M2S060 / M2S090 / M2GL060 / M2GL090 Devices with PERSTn, page 15 except that the SERDES_IF_2 PERST_N signal is directly connected to the SERDES_IF_2 L2P2_ACTIVE signal instead of PERSTn. The SERDES_IF_2_L2P2_ACTIVE signal gets asserted to '1' when host/root port initiates L2 state. This assertion causes the EndPoint reset through PERST_N to exit from L2 state.

*Figure 17 • M2S060 / M2S090 / M2GL060 / M2GL090 Devices PCIe Reset Generation without PERSTn*
2.6.4.1 Implementation using M2S090 Security Evaluation Kit

The PCIe control plane demo design for M2S090 Security Evaluation Kit is created using the CoreABC standalone peripheral initialization method and the HOTRESET logic is implemented to detect the PCIe reset. The top-level SmartDesign with the SERDES_INIT and SERDES_IF blocks is shown in the following figure.

*Figure 18 • Top-Level Design*

2.6.5 M2S/M2GL 060/090 Device Dual PCIe with PERSTn

The following figure shows the implementation of PCIe reset sequence for M2S/M2GL 060/090 devices dual PCIe with PERSTn. The PCIe reset detection logic detects the PCIe reset and triggers the CoreABC to reset the SERDES PCIe controller0/controller1 and AXI interface using soft reset. In addition, the APB_MUX logic is implemented to support the SERDES APB register access from the MSS/HPMS as well. Using the APB MUX the user can retain access through SmartFusion2 Cortex-M3 or utilizing the SmartDebug SERDES utility available for both SmartFusion2 and IGLOO2 devices.

The CoreABC takes few APB cycles to reset the SERDES core and AXI IF. During these cycles, the SERDES AXI master initiates buffered AXI/AHB transactions and the fabric AXI/AHB slave logic should indicate the busy state to AXI master. In this application note, an AXI_AHB reset is generated to AHB_to_AHB.v logic (which asserts the HREADY to ‘0’ during reset) during the reset operation of SERDES Core/AXI IF.

2.6.5.1 PCIe Reset Detection

SERDES_IF2 (PCIe) has PCIE_0_LTSSM[5] and PCIE_0_L2P2_ACTIVE signals for PCIE_0 core and PCIE_1_LTSSM[5] and PCIE_1_L2P2_ACTIVE signals for PCIE_1 core. LTSSM[5] indicates hot-reset, data link up, or L2 exit. L2P2_ACTIVE indicates that PCIe is in L2 state.

Generate hot_reset_n as:  
\[
\text{hot\_reset\_n} = (!\text{PCIE}_x\_L2P2\_ACTIVE) \& (!\text{PCIE}_x\_LTSSM[5]).
\]

Connect the SERDES PCIe PERST_N to PERSTn on the board.
2.6.5.2 SERDES (PCie) Reset Generation

Use hot_reset_n to generate interrupt INTR0 to CoreABC. The pulse shaping logic generates INTR0 synchronized to the CoreABC clock domain. The CoreABC interrupt routine resets the SERDES PCIE controller0/controller1 reset and AXI interface reset using the soft reset register.

Figure 19 • M2S/M2GL 060/090 Device PCIe Reset Generation with PERSTn
2.6.5.3 Implementation Using M2S090 FG676 Device

The PCIe control plane demo design for M2S090 is created using CoreABC standalone peripheral initialization method and HOTRESET logic is implemented to detect the PCIe reset. The top-level SmartDesign with the SERDES_INIT and SERDES_IF blocks is shown in the following figure. SERDES_INIT is a SmartDesign block used to initialize the SERDES and to generate the SERDES (PCIe) resets. The SERDES_IF_2_PERST_N signals are connected to the PCIe PERSTn signals on the board.

Figure 20 • Top-Level Design
The SERDES_INIT SmartDesign has CoreABC, CoreResetP, CoreConfigP, APB_MUX, and HOTRESET blocks as shown in the following figure. The HOTRESET logic monitors the LTSSM[5] and L2P2_ACTIVE signals and generates the INTR0 signal. Two HOTRESET blocks are used to detect the PCIe resets for PCIe controller0/controller1. The INTR0 signals from HOTRESET blocks are used to generate INTREQ of CoreABC. CoreABC determines the PCIe controller0/controller1 HOTRESET events using the PCIE_INTR signals from the HOTRESET blocks and interrupts routine issues SERDES (PCIe) Core0/Core1 and AXI interface soft resets when INTREQ goes low.

*Figure 21 • SERDES_INIT SmartDesign*
CoreResetP is configured to generate resets for SERDES_IF2_0, as shown in the following figure. Select only the SERDES interface check box. Do not select the other PCIe check boxes as those functionalities are already implemented in the HOTRESET block.

*Figure 22 • CoreResetP Configuration*
CoreConfigP is configured for SERDES_IF_0 block, as shown in the following figure.
Select only the SERDES interface check box. Do not select the other PCIe check boxes as those functionalities are already implemented in the HOTRESET block.

Figure 23 • CoreConfigP Configuration
CoreABC configuration is shown in the following figure. Libero generates the SERDESIF_0_init_abc.txt file at `<pjt_location>\PCIE_DEMO\component\work\PCIE_DEMO\SERDES_IF2_0` with CoreABC code to initialize the SERDES (PCIe). The code is modified to reset the SERDES core0/core1 and AXI, using the SERDES soft reset register on CoreABC active low interrupt.

Figure 24 • CoreABC Configuration
2.6.6 M2S/M2GL 060/090 Device Dual PCIe without PERSTn

The following figure shows the implementation of PCIe reset sequence for the M2S/M2GL 060/090 device dual PCIe without PERSTn. This implementation is similar to the PCIe reset sequence implementation for M2S/M2GL 060/090 Device Dual PCIe with PERSTn, page 22 except that the SERDES_IF_2 PERST_N signal is connected to the SERDES_IF_2 L2P2_ACTIVE instead of the PERSTn signal.

The SERDES_IF_2_L2P2ACTIVE signal gets asserted to ‘1’ when host/root port initiates L2 state. This assertion causes the EndPoint reset through PERST_N to exit from L2 state.

*Figure 25 • M2S/M2GL 060/090 Device Dual PCIe without PERSTn*
2.6.6.1 Implementation using M2S090 FG676 Device

The PCIe control plane demo design for M2S090 is created using CoreABC standalone peripheral initialization method and HOTRESET logic is implemented to detect the PCIe reset. The top-level SmartDesign with the SERDES_INIT and SERDES_IF blocks is shown in the following figure.

Figure 26 • Top-Level Design

M2S060/M2S090/M2GL060/M2GL090 devices also support configuring the SERDES in triple mode (two PCIe endpoint controllers and one EPCS controller).

The possible configurations are:

1. PCIeX1 on L0 + PCIeX1 on L1 + EPCSX2 on L2 and L3
2. PCIeX1 on L0 + PCIeX1 on L1 + EPCSX1 on L2
3. PCIeX1 on L0 + PCIeX1 on L1 + EPCSX1 on L3

The PCIe reset sequence for the third configuration is similar to the PCIe reset sequence implementation for M2S/M2GL 060/090 device dual PCIe with/without PERSTn. It is not possible to implement the PCIe reset sequence for the first and second configurations as the pcie_1_l2p2_active signal is overlaid by the epcs_rxclk_2 signal.
2.7 Running the Design

For more information about setting up the board and the steps to run the design, refer to “Connecting the Evaluation Kit to the Host PC” and “Running the Design” sections, in the UG0456: SmartFusion2 SoC FPGA PCIe Control Plane Demo User Guide.

2.7.1 Testing the PCIe Reset

The reference designs provided with this application note implements a PCIe Control Plane demo. Use the PI flow and CoreABC using the recommended PCIe reset methodology. To validate the PCIe reset flow, the following test is performed by the user on their host system.

The following steps describe how to test the PCIe reset feature:

1. Click **Exit** to quit the PCIe Demo application.
2. Restart (do not shut down) the host PC or put the host PC in Hibernate/Sleep mode (this issues PERSTn to the PCIe endpoint).
3. After the host PC restarts or comes out of the sleep mode, check the Device Manager and ensure that the endpoint device is detected correctly.
4. Run the PCIe Demo application by following steps 2 through 13. The reference design must run for any number of restarts or coming out of Hibernate or Sleep mode without causing any system hang.

**Note:** Laptop PCIe adapter cards do not have PERSTn signal.

**Note:** In some cases, while exiting from the sleep mode, the host PC may not recognize the device. This may be due to L0S and L1 entry and exit latencies of the host PC not matching with SmartFusion2 and IGLOO2 PCIe device latencies. This is dependent on specific motherboard configuration. If this occurs, the device needs to be reset to be detected.

2.8 Conclusion

This application note describes the recommended implementation of PCIe reset sequence for the SmartFusion2 and IGLOO2 devices using the standalone peripheral initialization flow. The existing PCIe control plane demo design has been used to illustrate the PCIe reset sequence for the SmartFusion2 Security Evaluation Kit and IGLOO2 Evaluation Kit.
Appendix: Design and Programming Files

Download the design files from the Microsemi SoC Products Group website:

http://soc.microsemi.com/download/rsc/?f=m2s_m2gl_ac437_liberov11p8sp3_df

The design file consists of Libero SoC Verilog project, SoftConsole software project, and programming files (*.stp) for the SmartFusion2 Security Evaluation Kit board and IGLOO2 Evaluation Kit board. Refer to the Readme.txt file included in the design file for the directory structure and description.

Download the programming files from the Microsemi SoC Products Group website:

http://soc.microsemi.com/download/rsc/?f=m2s_m2gl_ac437_liberov11p8sp3_pf

The programming file consists of STAPL programming file (*.stp) for the SmartFusion2 Security Evaluation Kit board and IGLOO2 Evaluation Kit board.