ProASICPLUS® Flash Family FPGAs

Features and Benefits

High Capacity

Commercial and Industrial

- 75,000 to 1 Million System Gates
- 27 K to 198 Kbits of Two-Port SRAM
- 66 to 712 User I/Os

Military

- 300,000 to 1 Million System Gates
- 72 K to 198 Kbits of Two Port SRAM
- 158 to 712 User I/Os

Reprogrammable Flash Technology

- 0.22 µm 4 LM Flash-Based CMOS Process
- Live At Power-Up (LAPU) Level 0 Support
- Single-Chip Solution
- No Configuration Device Required
- Retains Programmed Design during Power-Down/Up Cycles
- Mil/Aero Devices Operate over Full Military Temperature Range

Performance

- 3.3 V, 32-Bit PCI, up to 50 MHz (33 MHz over military temperature)
- Two Integrated PLLs
- External System Performance up to 150 MHz

Secure Programming

- The Industry’s Most Effective Security Key (FlashLock®)

Low Power

- Low Impedance Flash Switches
- Segmented Hierarchical Routing Structure
- Small, Efficient, Configurable (Combinatorial or Sequential) Logic Cells

High Performance Routing Hierarchy

- Ultra-Fast Local and Long-Line Network
- High-Speed Very Long-Line Network
- High-Performance, Low Skew, Splittable Global Network
- 100% Routability and Utilization

I/O

- Schmitt-Trigger Option on Every Input
- 2.5 V / 3.3 V Support with Individually-Selectable Voltage and Slew Rate
- Bidirectional Global I/Os
- Compliance with PCI Specification Revision 2.2
- Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant
- Pin-Compatible Packages across the ProASICPLUS Family

Unique Clock Conditioning Circuitry

- PLL with Flexible Phase, Multiply/Divide, and Delay Capabilities
- Internal and/or External Dynamic PLL Configuration
- Two LVPECL Differential Pairs for Clock or Data Inputs

Standard FPGA and ASIC Design Flow

- Flexibility with Choice of Industry-Standard Front-End Tools
- Efficient Design through Front-End Timing and Gate Optimization

ISP Support

- In-System Programming (ISP) via JTAG Port

SRAMs and FIFOs

- SmartGen Netlist Generation Ensures Optimal Usage of Embedded Memory Blocks
- 24 SRAM and FIFO Configurations with Synchronous and Asynchronous Operation up to 150 MHz (typical)

Table 1 • ProASICPLUS Product Profile

<table>
<thead>
<tr>
<th>Device</th>
<th>APA075</th>
<th>APA150</th>
<th>APA300</th>
<th>APA450</th>
<th>APA600</th>
<th>APA750</th>
<th>APA1000</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum System Gates</td>
<td>75,000</td>
<td>150,000</td>
<td>300,000</td>
<td>450,000</td>
<td>600,000</td>
<td>750,000</td>
<td>1,000,000</td>
</tr>
<tr>
<td>Tiles (Registers)</td>
<td>3,072</td>
<td>6,144</td>
<td>8,192</td>
<td>12,288</td>
<td>21,504</td>
<td>32,768</td>
<td>56,320</td>
</tr>
<tr>
<td>Embedded RAM Bits (k=1,024 bits)</td>
<td>27 k</td>
<td>36k</td>
<td>72 k</td>
<td>108 k</td>
<td>126 k</td>
<td>144 k</td>
<td>198 k</td>
</tr>
<tr>
<td>Embedded RAM Blocks (256x9)</td>
<td>12</td>
<td>16</td>
<td>32</td>
<td>48</td>
<td>56</td>
<td>64</td>
<td>88</td>
</tr>
<tr>
<td>LVPECL</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>PLL</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
</tr>
<tr>
<td>Global Networks</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>4</td>
<td>4</td>
</tr>
<tr>
<td>Maximum Clocks</td>
<td>24</td>
<td>32</td>
<td>32</td>
<td>48</td>
<td>56</td>
<td>64</td>
<td>88</td>
</tr>
<tr>
<td>Maximum User I/Os</td>
<td>158</td>
<td>242</td>
<td>290</td>
<td>344</td>
<td>454</td>
<td>562</td>
<td>712</td>
</tr>
<tr>
<td>JTAG ISP</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>PCI</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>Package (by pin count)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TQFP</td>
<td>100, 144</td>
<td>100</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>–</td>
</tr>
<tr>
<td>PQFP</td>
<td>208</td>
<td>208</td>
<td>208</td>
<td>208</td>
<td>208</td>
<td>208</td>
<td>208</td>
</tr>
<tr>
<td>PBGA</td>
<td>–</td>
<td>456</td>
<td>456</td>
<td>456</td>
<td>456</td>
<td>456</td>
<td>456</td>
</tr>
<tr>
<td>FBGA</td>
<td>144</td>
<td>144, 256</td>
<td>144, 256</td>
<td>144, 256, 484</td>
<td>256, 484, 676</td>
<td>208, 352</td>
<td>624</td>
</tr>
<tr>
<td>CQFP2</td>
<td>144</td>
<td>144, 256</td>
<td>208, 352</td>
<td>208, 352</td>
<td>624</td>
<td>624</td>
<td>624</td>
</tr>
</tbody>
</table>

Notes:
2. These packages are available only for Military/MIL-STD-883B devices.
# Ordering Information

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Equivalent System Gates</th>
</tr>
</thead>
<tbody>
<tr>
<td>APA075</td>
<td>75,000</td>
</tr>
<tr>
<td>APA150</td>
<td>150,000</td>
</tr>
<tr>
<td>APA300</td>
<td>300,000</td>
</tr>
<tr>
<td>APA450</td>
<td>450,000</td>
</tr>
<tr>
<td>APA600</td>
<td>600,000</td>
</tr>
<tr>
<td>APA750</td>
<td>750,000</td>
</tr>
<tr>
<td>APA1000</td>
<td>1,000,000</td>
</tr>
</tbody>
</table>

- **APA1000**: 1152 I
- **APA750**: 75,000 Equivalent System Gates
- **APA150**: 150,000 Equivalent System Gates
- **APA300**: 300,000 Equivalent System Gates
- **APA450**: 450,000 Equivalent System Gates
- **APA600**: 600,000 Equivalent System Gates
- **APA750**: 750,000 Equivalent System Gates
- **APA1000**: 1,000,000 Equivalent System Gates

**Package Lead Count**
- Blank = Standard Packaging
- **G** = RoHS Compliant Packaging

**Application (Ambient Temperature Range)**
- Blank = Commercial (0°C to +70°C)
- **I** = Industrial (–40°C to +85°C)
- **PP** = Pre-production
- **ES** = Engineering Silicon (room temperature only)
- **M** = Military (–55°C to 125°C)
- **B** = MIL-STD-883 Class B

**Package Type**
- **TQ** = Thin Quad Flat Pack (0.5 mm pitch)
- **PQ** = Plastic Quad Flat Pack (0.5 mm pitch)
- **FG** = Fine Pitch Ball Grid Array (1.0 mm pitch)
- **BG** = Plastic Ball Grid Array (1.27 mm pitch)
- **CQ** = Ceramic Quad Flat Pack (1.05 mm pitch)
- **CG** = Ceramic Column Grid Array (1.27 mm pitch)
- **LG** = Land Grid Array (1.27 mm pitch)

**Speed Grade**
- Blank = Standard Speed
- **G** = RoHS Compliant Packaging
## Device Resources

### User I/Os<sup>2</sup>

<table>
<thead>
<tr>
<th>Device</th>
<th>TQFP&lt;sup&gt;3&lt;/sup&gt; 100-Pin</th>
<th>TQFP&lt;sup&gt;3&lt;/sup&gt; 144-Pin</th>
<th>PQFP&lt;sup&gt;3&lt;/sup&gt; 208-Pin</th>
<th>PBGA&lt;sup&gt;3&lt;/sup&gt; 456-Pin</th>
<th>FBGA&lt;sup&gt;3&lt;/sup&gt; 144-Pin</th>
<th>FBGA&lt;sup&gt;3&lt;/sup&gt; 256-Pin</th>
<th>FBGA&lt;sup&gt;3&lt;/sup&gt; 484-Pin</th>
<th>FBGA&lt;sup&gt;3&lt;/sup&gt; 676-Pin</th>
<th>FBGA&lt;sup&gt;3&lt;/sup&gt; 896-Pin</th>
<th>FBGA&lt;sup&gt;3&lt;/sup&gt; 1152-Pin</th>
<th>CQFP 208-Pin</th>
<th>CQFP 352-Pin</th>
<th>CCGA/ LGA 624-Pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>APA075</td>
<td>66</td>
<td>107</td>
<td>158</td>
<td>100</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>APA150</td>
<td>66</td>
<td></td>
<td>158</td>
<td>242</td>
<td>100</td>
<td>186&lt;sup&gt;4&lt;/sup&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>APA300</td>
<td>158&lt;sup&gt;3&lt;/sup&gt;</td>
<td>290&lt;sup&gt;5&lt;/sup&gt;</td>
<td>100</td>
<td>186&lt;sup&gt;4,5&lt;/sup&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>158</td>
<td>248</td>
<td></td>
</tr>
<tr>
<td>APA450</td>
<td>158</td>
<td>344</td>
<td>100</td>
<td>186&lt;sup&gt;4&lt;/sup&gt;</td>
<td>344</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>APA600</td>
<td>158&lt;sup&gt;3&lt;/sup&gt;</td>
<td>356&lt;sup&gt;5&lt;/sup&gt;</td>
<td>186&lt;sup&gt;4,5&lt;/sup&gt;</td>
<td>370&lt;sup&gt;4&lt;/sup&gt;</td>
<td>454</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>158</td>
<td>248</td>
<td>440</td>
</tr>
<tr>
<td>APA750</td>
<td>158</td>
<td>356</td>
<td></td>
<td>454</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>APA1000</td>
<td>158&lt;sup&gt;3&lt;/sup&gt;</td>
<td>356&lt;sup&gt;5&lt;/sup&gt;</td>
<td></td>
<td></td>
<td></td>
<td>642&lt;sup&gt;5,6&lt;/sup&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>158</td>
<td>248</td>
<td>440</td>
</tr>
</tbody>
</table>

**Notes:**

1. Package Definitions: TQFP = Thin Quad Flat Pack, PQFP = Plastic Quad Flat Pack, PBGA = Plastic Ball Grid Array, FBGA = Fine Pitch Ball Grid Array, CQFP = Ceramic Quad Flat Pack, CCGA = Ceramic Column Grid Array, LGA = Land Grid Array
2. Each pair of PECL I/Os is counted as one user I/O.
3. Available in RoHS compatible packages. Ordering code is "G."
4. FG256 and FG484 are footprint-compatible packages.
5. Military Temperature Plastic Package Offering
6. FG896 and FG1152 are footprint-compatible packages.

## General Guideline

Maximum performance numbers in this datasheet are based on characterized data. Actel does not guarantee performance beyond the limits specified within the datasheet.
## Temperature Grade Offerings

<table>
<thead>
<tr>
<th>Package</th>
<th>APA075</th>
<th>APA150</th>
<th>APA300</th>
<th>APA450</th>
<th>APA600</th>
<th>APA750</th>
<th>APA1000</th>
</tr>
</thead>
<tbody>
<tr>
<td>TQ100</td>
<td>C, I</td>
<td>C, I</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TQ144</td>
<td>C, I</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FG144</td>
<td>C, I</td>
<td>C, I</td>
<td>C, I, M</td>
<td>C, I</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>FG484</td>
<td></td>
<td>C, I</td>
<td></td>
<td>C, I</td>
<td>C, I</td>
<td>C, I</td>
<td></td>
</tr>
<tr>
<td>FG676</td>
<td></td>
<td></td>
<td>C, I, M</td>
<td></td>
<td>C, I</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FG896</td>
<td></td>
<td>C, I</td>
<td></td>
<td>C, I</td>
<td>C, I</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FG1152</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>C, I</td>
</tr>
<tr>
<td>CQ208</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>M, B</td>
<td>M, B</td>
</tr>
<tr>
<td>CQ352</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>M, B</td>
<td>M, B</td>
</tr>
<tr>
<td>CG624</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>M, B</td>
<td>M, B</td>
</tr>
</tbody>
</table>

**Note:**
- C = Commercial
- I = Industrial
- M = Military
- B = MIL-STD-883

## Speed Grade and Temperature Matrix

<table>
<thead>
<tr>
<th>Speed Grade</th>
<th>Std.</th>
</tr>
</thead>
<tbody>
<tr>
<td>C</td>
<td>✓</td>
</tr>
<tr>
<td>I</td>
<td>✓</td>
</tr>
<tr>
<td>M, B</td>
<td>✓</td>
</tr>
</tbody>
</table>

**Note:**
- C = Commercial
- I = Industrial
- M = Military
- B = MIL-STD-883
Device Family Overview

The ProASICPLUS family of devices, Actel's second-generation family of flash FPGAs, offers enhanced performance over Actel's ProASIC family. It combines the advantages of ASICs with the benefits of programmable devices through nonvolatile flash technology. This enables engineers to create high-density systems using existing ASIC or FPGA design flows and tools. In addition, the ProASICPLUS family offers a unique clock conditioning circuit based on two on-board phase-locked loops (PLLs). The family offers up to one million system gates, supported with up to 198 kbits of two-port SRAM and up to 712 user I/Os, all providing 50 MHz PCI performance.

Advantages to the designer extend beyond performance. Unlike SRAM-based FPGAs, four levels of routing hierarchy simplify routing, while the use of flash technology allows all functionality to be live at power-up. No external boot PROM is required to support device programming. While on-board security mechanisms prevent access to the program information, reprogramming can be performed in-system to support future design iterations and field upgrades. The device's architecture mitigates the complexity of ASIC migration at higher user volume. This makes ProASICPLUS a cost-effective solution for applications in the networking, communications, computing, and avionics markets.

The ProASICPLUS family achieves its nonvolatility and reprogrammability through an advanced flash-based 0.22 μm LVCMOS process with four layers of metal. Standard CMOS design techniques are used to implement logic and control functions, including the PLLs and LVPECL inputs. This results in predictable performance compatible with gate arrays.

The ProASICPLUS architecture provides granularity comparable to gate arrays. The device core consists of a Sea-of-Tiles™. Each tile can be configured as a flip-flop, latch, or three-input/one-output logic function by programming the appropriate Flash switches. The combination of fine granularity, flexible routing resources, and abundant flash switches allows 100% utilization and over 95% routability for highly congested designs. Tiles and larger functions are interconnected through a four-level routing hierarchy.

Embedded two-port SRAM blocks with built-in FIFO/RAM control logic can have user-defined depths and widths. Users can also select programming for synchronous or asynchronous operation, as well as parity generations or checking.

The unique clock conditioning circuitry in each device includes two clock conditioning blocks. Each block provides a PLL core, delay lines, phase shifts (0° and 180°), and clock multipliers/dividers, as well as the circuitry needed to provide bidirectional access to the PLL. The PLL block contains four programmable frequency dividers which allow the incoming clock signal to be divided by a wide range of factors from 1 to 64. The clock conditioning circuit also delays or advances the incoming reference clock up to 8 ns (in increments of 0.25 ns). The PLL can be configured internally or externally during operation without redesigning or reprogramming the part. In addition to the PLL, there are two LVPECL differential input pairs to accommodate high-speed clock and data inputs.

To support customer needs for more comprehensive, lower-cost, board-level testing, Actel's ProASICPLUS devices are fully compatible with IEEE Standard 1149.1 for test access port and boundary-scan test architecture. For more information concerning the flash FPGA implementation, please refer to the "Boundary Scan (JTAG)" section on page 2-8.

ProASICPLUS devices are available in a variety of high-performance plastic packages. Those packages and the performance features discussed above are described in more detail in the following sections.
**ProASICPLUS Architecture**

The proprietary ProASICPLUS architecture provides granularity comparable to gate arrays. The ProASICPLUS device core consists of a Sea-of-Tiles (Figure 1-1). Each tile can be configured as a three-input logic function (e.g., NAND gate, D-Flip-Flop, etc.) by programming the appropriate flash switch interconnections (Figure 1-2 and Figure 1-3 on page 1-3). Tiles and larger functions are connected with any of the four levels of routing hierarchy. Flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Flash switches are programmed to connect signal lines to the appropriate logic cell inputs and outputs. Dedicated high-performance lines are connected as needed for fast, low-skew global signal distribution throughout the core. Maximum core utilization is possible for virtually any design.

ProASICPLUS devices also contain embedded, two-port SRAM blocks with built-in FIFO/RAM control logic. Programming options include synchronous or asynchronous operation, two-port RAM configurations, user-defined depth and width, and parity generation or checking. Refer to the "Embedded Memory Specifications" section on page 2-54 for more information.

---

**Figure 1-1 • The ProASICPLUS Device Architecture**

**Figure 1-2 • Flash Switch**
Live at Power-Up

The Actel flash-based ProASICPLUS devices support Level 0 of the live at power-up (LAPU) classification standard. This feature helps in system component initialization, executing critical tasks before the processor wakes up, setting up and configuring memory blocks, clock generation, and bus activity management. The LAPU feature of flash-based ProASICPLUS devices greatly simplifies total system design and reduces total system cost, often eliminating the need for complex programmable logic device (CPLD) and clock generation PLLs that are used for this purpose in a system. In addition, glitches and brownouts in system power will not corrupt the ProASICPLUS device’s flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based ProASICPLUS devices simplify total system design, and reduce cost and design risk, while increasing system reliability and improving system initialization time.

Flash Switch

Unlike SRAM FPGAs, ProASICPLUS uses a live-at-power-up ISP flash switch as its programming element. In the ProASICPLUS flash switch, two transistors share the floating gate, which stores the programming information. One is the sensing transistor, which is only used for writing and verification of the floating gate voltage. The other is the switching transistor. It can be used in the architecture to connect/separate routing nets or to configure logic. It is also used to erase the floating gate (Figure 1-2 on page 1-2).

Logic Tile

The logic tile cell (Figure 1-3) has three inputs (any or all of which can be inverted) and one output (which can connect to both ultra-fast local and efficient long-line routing resources). Any three-input, one-output logic function (except a three-input XOR) can be configured as one tile. The tile can be configured as a latch with clear or set or as a flip-flop with clear or set. Thus, the tiles can flexibly map logic and sequential gates of a design.
Data Sheet Categories

In order to provide the latest information to designers, some datasheets are published before data has been fully characterized. Datasheets are designated as “Product Brief,” “Advanced,” “Production,” and “Datasheet Supplement.” The definition of these categories are as follows:

Product Brief

The product brief is a summarized version of a datasheet (advanced or production) containing general product information. This brief gives an overview of specific device and family information.

Advance

This datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production.

Unmarked (production)

This datasheet version contains information that is considered to be final.

Datasheet Supplement

The datasheet supplement gives specific device information for a derivative family that differs from the general family datasheet. The supplement is to be used in conjunction with the datasheet to obtain more detailed information and for specifications that do not differ between the two families.

Export Administration Regulations (EAR)

The products described in this datasheet are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.

Actel Safety Critical, Life Support, and High-Reliability Applications Policy

The Actel products described in this advance status datasheet may not have completed Actel’s qualification process. Actel may amend or enhance products during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any Actel product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult Actel's Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of Actel's products is available on the Actel website at http://www.actel.com/documents/ORT_Report.pdf. Actel also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local Actel sales office for additional reliability information.
Actel and the Actel logo are registered trademarks of Actel Corporation. All other trademarks are the property of their owners.

Actel is the leader in low-power and mixed-signal FPGAs and offers the most comprehensive portfolio of system and power management solutions. Power Matters. Learn more at www.actel.com.

Actel Corporation
2061 Stierlin Court
Mountain View, CA 94043-4655
USA
Phone: 650.318.4200
Fax: 650.318.4600

Actel Europe Ltd.
River Court, Meadows Business Park
Station Approach, Blackwater
Camberley Surrey GU17 9AB
United Kingdom
Phone: +44 (0) 1276 609 300
Fax: +44 (0) 1276 607 540

Actel Japan
EXOS Ebisu Building 4F
1-24-14 Ebisu Shibuya-ku
Tokyo 150 Japan
Phone: +81.03.3445.7671
Fax: +81.03.3445.7668
http://jp.actel.com

Actel Hong Kong
Room 2107, China Resources Building
26 Harbour Road
Wanchai, Hong Kong
Phone: +852 2185 6460
Fax: +852 2185 6488
www.actel.com.cn