## OC-12/STM-4 SONET/SDH/GbE Stratum 2/3/3E System Synchronizer/SETS Short Form Data Sheet February 2008 #### **Features** - Supports the requirements of ITU-T G.8262 for synchronous Ethernet Equipment slave Clocks (EEC option 1 and 2) - Supports the requirements of Telcordia GR-1244 Stratum 2/3/3E and GR-253, ITU-T G.812, G.813, and G.781 SETS - Meets the SONET/SDH jitter generation requirements up to OC-12/STM-4 - Synchronizes to telecom reference clocks (2 kHz, N\*8 kHz up to 77.76 MHz, 155.52 MHz) or to Ethernet reference clocks (25 MHz, 50 MHz, 62.5 MHz, 125 MHz) - Supports composite clock inputs (64 kHz, 64 kHz + 8 kHz, 64kHz + 8 kHz + 400 Hz) - Generates standard SONET/SDH clock rates (e.g. 19.44 MHz, 38.88 MHz, 77.76 MHz, 155.52 MHz, 622.08 MHz) or Ethernet clock rates (e.g. 25 MHz, 50 MHz, 125 MHz) for synchronizing Gigabit Ethernet PHYs - Programmable output synthesizers (P0, P1) generate telecom clock frequencies from any multiple of 8 kHz up to 100 MHz - Generates several styles of telecom frame pulses with selectable pulse width, polarity and frequency - Provides two DPLLs which are independently configurable through a serial interface #### Ordering Information ZL30130GGG 100 Pin CABGA Trays ZL30130GGG2 100 Pin CABGA\* Trays \*Pb Free Tin/Silver/Copper -40°C to +85°C - Internal state machine automatically controls mode of operation (free-run, locked, holdover) - Flexible input reference monitoring automatically disqualifies references based on frequency and phase irregularities - Provides automatic reference switching and holdover during loss of reference input - Supports master/slave configuration and dynamic input to output delay compensation for AdvancedTCA<sup>TM</sup> - Configurable input to output delay and output to output phase alignment ### **Applications** - ITU-T G.8262 System Timing Cards which support 1GbE interfaces - Telcordia GR-253 Carrier Grade SONET/SDH Stratum 2/3E/3 System Timing Cards - System Timing Cards which supports ITU-T G.781 SETS (SDH Equipment Timing Source) Figure 1 - Functional Block Diagram ## **Pin Description** | Pin# | Name | I/O<br>Type | Description | | | | | |----------------------------------------------|--------------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Input F | Input Reference | | | | | | | | C1<br>B2<br>A3<br>C3<br>B3<br>B4<br>C4<br>A4 | ref0<br>ref1<br>ref2<br>ref3<br>ref4<br>ref5<br>ref6<br>ref7 | I <sub>u</sub> | Input References 7:0 (LVCMOS, Schmitt Trigger). These input references are available to both DPLL1 and DPLL2 for synchronizing output clocks. All eight input references can lock to any multiple of 8 kHz up to 77.76 MHz including 25 MHz and 50 MHz. Input ref0 and ref1 have additional configurable predividers allowing input frequencies of 62.5 MHz, 125 MHz, and 155.52 MHz. These pins are internally pulled up to V <sub>dd</sub> . | | | | | | B1<br>A1<br>A2 | sync0<br>sync1<br>sync2 | I <sub>u</sub> | Frame Pulse Synchronization References 2:0 (LVCMOS, Schmitt Trigger). These are optional frame pulse synchronization inputs associated with input references 0, 1 and 2. These inputs accept frame pulses in a clock format (50% duty cycle) or a basic frame pulse format with minimum pulse width of 5 ns. These pins are internally pulled up to $V_{\rm dd}$ . | | | | | | C5 | ref8/ext_fb_clk | I <sub>u</sub> | Input Reference 8/External DPLL Feedback Clock (LVCMOS, Schmitt Trigger). This pin acts as either an ext_fb_clk input or as the ref8 input. The desired function for the pin is selectable through the software interface with a programmable register bit. This pin is internally pulled up to V <sub>dd.</sub> Leave open when not in use. | | | | | | B5 | sync8/ext_fb_fp | I <sub>u</sub> | Frame Pulse Synchronization Reference 8/External DPLL Feedback Frame Pulse (LVCMOS, Schmitt Trigger). This pin acts as either an ext_fb_fp input or as the sync8 input. The desired function for the pin is selectable through the software interface with a programmable register bit. This pin is internally pulled up to V <sub>dd</sub> . Leave open when not in use. | | | | | | Outpu | t Clocks and Frai | me Puls | es | | | | | | A9<br>B10 | diff0_p<br>diff0_n | 0 | <b>Differential Output Clock 0 (LVPECL).</b> When in SONET/SDH mode, this output can be configured to provide any one of the available SONET/SDH clocks (6.48 MHz, 19.44 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz, 155.52 MHz, 311.04 MHz, 622.08 MHz). When in Ethernet mode, this output can be configured to provide any of the Ethernet clocks (25 MHz, 50 MHz, 62.5 MHz, 125 MHz). | | | | | | A10<br>B9 | diff1_p<br>diff1_n | 0 | <b>Differential Output Clock 1 (LVPECL).</b> When in SONET/SDH mode, this output can be configured to provide any one of the available SONET/SDH clocks (6.48 MHz, 19.44 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz, 155.52 MHz, 311.04 MHz, 622.08 MHz). When in Ethernet mode, this output can be configured to provide any of the Ethernet clocks (25 MHz, 50 MHz, 62.5 MHz, 125 MHz). | | | | | | D10 | apll_clk0 | 0 | APLL Output Clock 0 (LVCMOS). This output can be configured to provide any one of the SONET/SDH clock outputs up to 77.76 MHz or any of the Ethernet clock rates up to 125 MHz. The default frequency for this output is 77.76 MHz. | | | | | | G10 | apll_clk1 | 0 | APLL Output Clock 1 (LVCMOS). This output can be configured to provide any one of the SONET/SDH clock outputs up to 77.76 MHz or any of the Ethernet clock rates up to 125 MHz. The default frequency for this output is 19.44 MHz. | | | | | | Pin # | Name | I/O<br>Type | Description | | | | | | |--------|-------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | E10 | apll_fp0 | 0 | APLL Output Frame Pulse 0 (LVCMOS). This output can be configured to provide virtually any style of output frame pulse synchronized with an associated SONET/SDH family output clock. The default frequency for this frame pulse output is 8 kHz. | | | | | | | F10 | apll_fp1 | 0 | <b>APLL Output Frame Pulse 1 (LVCMOS).</b> This output can be configured to provide virtually any style of output frame pulse synchronized with an associated SONET/SDH family output clock. The default frequency for this frame pulse output is 2 kHz. | | | | | | | K9 | p0_clk0 | O | <b>Programmable Synthesizer 0 - Output Clock 0 (LVCMOS).</b> This output can be configured to provide any frequency with a multiple of 8 kHz up to 77.76 MHz in addition to 2 kHz. The default frequency for this output is 2.048 MHz. | | | | | | | K7 | p0_clk1 | 0 | <b>Programmable Synthesizer 0 - Output Clock 1 (LVCMOS).</b> This is a programmable clock output configurable as a multiple or division of the p0_clk0 frequency within the range of 2 kHz to 77.76 MHz. The default frequency for this output is 8.192 MHz. | | | | | | | K8 | p0_fp0 | 0 | Programmable Synthesizer 0 - Output Frame Pulse 0 (LVCMOS). This output can be configured to provide virtually any style of output frame pulse associated with the p0 clocks. The default frequency for this frame pulse output is 8 kHz. | | | | | | | J7 | p0_fp1 | 0 | <b>Programmable Synthesizer 0 - Output Frame Pulse 1 (LVCMOS).</b> This output can be configured to provide virtually any style of output frame pulse associated with the p0 clocks. The default frequency for this frame pulse output is 8 kHz | | | | | | | J10 | p1_clk0 | 0 | Programmable Synthesizer 1 - Output Clock 0 (LVCMOS). This output can be configured to provide any frequency with a multiple of 8 kHz up to 77.76 MHz in addition to 2 kHz. The default frequency for this output is 1.544 MHz (DS1). | | | | | | | K10 | p1_clk1 | 0 | <b>Programmable Synthesizer1 - Output Clock 1 (LVCMOS).</b> This is a programmable clock output configurable as a multiple or division of the p1_clk0 frequency within the range of 2 kHz to 77.76 MHz. The default frequency for this output is 3.088 MHz (2x DS1). | | | | | | | H10 | fb_clk | 0 | <b>Feedback Clock (LVCMOS).</b> This output is a buffered copy of the feedback clock for DPLL1. The frequency of this output always equals the frequency of the selected reference. | | | | | | | E1 | dpll2_ref | 0 | <b>DPLL2 Selected Output Reference (LVCMOS).</b> This is a buffered copy of the output of the reference selector for DPLL2. Switching between input reference clocks at this output is not hitless. | | | | | | | Contro | ol | | | | | | | | | H5 | rst_b | I | <b>Reset (LVCMOS, Schmitt Trigger).</b> A logic low at this input resets the device. To ensure proper operation, the device must be reset after power-up. Reset should be asserted for a minimum of 300 ns. | | | | | | | J5 | dpll1_hs_en | I <sub>u</sub> | <b>DPLL1 Hitless Switching Enable (LVCMOS, Schmitt Trigger).</b> A logic high at this input enables hitless reference switching. A logic low disables hitless reference switching and re-aligns DPLL1's output phase to the phase of the selected reference input. This feature can also be controlled through software registers. This pin is internally pulled up to Vdd. | | | | | | | Pin# | Name | I/O<br>Type | Description | | | | | | |----------|----------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | C2<br>D2 | dpll1_mod_sel0<br>dpll1_mod_sel1 | I <sub>u</sub> | DPLL1 Mode Select 1:0 (LVCMOS, Schmitt Trigger). During reset, the levels on these pins determine the default mode of operation for DPLL1 (Automatic, Normal, Holdover or Freerun). After reset, the mode of operation can be controlled directly with these pins, or by accessing the dpll1_modesel register (0x1F) through the serial interface. This pin is internally pulled up to Vdd. | | | | | | | D1 | slave_en | I <sub>u</sub> | Master/Slave control (LVCMOS, Schmitt Trigger). This pin selects the mode of operation for the device. If set high, slave mode is selected. If set low, master mode is selected. This feature can also be controlled through software registers. This pin is internally pulled up to Vdd. | | | | | | | K1 | diff0_en | I <sub>u</sub> | <b>Differential Output 0 Enable (LVCMOS, Schmitt Trigger).</b> When set high, the differential LVPECL output 0 driver is enabled. When set low, the differential driver is tristated reducing power consumption. This pin is internally pulled up to Vdd. | | | | | | | D3 | diff1_en | l <sub>u</sub> | <b>Differential Output 1 Enable (LVCMOS, Schmitt Trigger).</b> When set high, the differential LVPECL output 1 driver is enabled. When set low, the differential driver is tristated reducing power consumption. This pin is internally pulled up to Vdd. | | | | | | | Status | | | | | | | | | | H1 | dpll1_lock | 0 | <b>Lock Indicator (LVCMOS).</b> This is the lock indicator pin for DPLL1. This output goes high when DPLL1's output is frequency and phase locked to the input reference. | | | | | | | J1 | dpll1_holdover | 0 | Holdover Indicator (LVCMOS). This pin goes high when DPLL1 enters the holdover mode. | | | | | | | Serial | Interface | | | | | | | | | E2 | sck_scl | I/B | Clock for Serial Interface (LVCMOS). Serial interface clock. When $i2c_en = 0$ , this pin acts as the sck pin for the serial interface. When $i2c_en = 1$ , this pin acts as the scl pin (bidirectional) for the $I^2C$ interface. | | | | | | | F1 | si_sda | I/B | <b>Serial Interface Input (LVCMOS).</b> Serial interface data pin. When $i2c_en = 0$ , this pin acts as the si pin for the serial interface. When $i2c_en = 1$ , this pin acts as the sda pin (bidirectional) for the $I^2C$ interface. | | | | | | | G1 | so | 0 | <b>Serial Interface Output (LVCMOS).</b> Serial interface data output. When i2c_en = 0, this pin acts as the so pin for the serial interface. When i2c_en = 1, this pin is unused and should be left unconnected. | | | | | | | E3 | cs_b_asel0 | l <sub>u</sub> | Chip Select/Address Select 0 for the Serial Interface (LVCMOS). Serial interface chip select. When i2c_en = 0, this pin acts as the cs pin (active low) for the serial interface. When i2c_en = 1, this pin acts as the asel0 pin for the I <sup>2</sup> C interface. | | | | | | | G2 | int_b | 0 | Interrupt Pin (LVCMOS). Indicates a change of device status prompting the processor to read the enabled interrupt service registers (ISR). This pin is an open drain, active low and requires an external pulled up to VDD. | | | | | | | J2 | i2c_en | l <sub>u</sub> | I <sup>2</sup> C Interface Enable (LVCMOS). If set high, the I <sup>2</sup> C interface is enabled, if set low, the SPI interface is enabled. Internally pull-up to Vdd. | | | | | | | Pin# | Name | I/O<br>Type | Description | | | | | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | APLL | Loop Filter | · | | | | | | | A6 | A6 apll_filter A External Analog PLL Loop Filter terminal. | | | | | | | | B6 | filter_ref0 | А | nalog PLL External Loop Filter Reference. | | | | | | C6 | filter_ref1 | А | Analog PLL External Loop Filter Reference. | | | | | | JTAG a | and Test | | | | | | | | J4 | <b>Test Serial Data Out (Output).</b> JTAG serial data is output on this pin on the falling edge of tck. This pin is held in high impedance state when JTAG scan is not enabled. | | | | | | | | K2 | tdi | I <sub>u</sub> | est Serial Data In (Input). JTAG serial test instructions and data are shifted in n this pin. This pin is internally pulled up to Vdd. If this pin is not used then it hould be left unconnected. | | | | | | H4 | trst_b | Iu | <b>Test Reset (LVCMOS).</b> Asynchronously initializes the JTAG TAP controller by butting it in the Test-Logic-Reset state. This pin should be pulsed low on power-up to ensure that the device is in the normal functional state. This pin is internally bulled up to Vdd. If this pin is not used then it should be connected to GND. | | | | | | К3 | tck | I | <b>Test Clock (LVCMOS):</b> Provides the clock to the JTAG test logic. If this pin is not used then it should be pulled down to GND. | | | | | | J3 | tms | I <sub>u</sub> | <b>Test Mode Select (LVCMOS).</b> JTAG signal that controls the state transitions of the TAP controller. This pin is internally pulled up to $V_{DD}$ . If this pin is not used then it should be left unconnected. | | | | | | Master | Clock | • | | | | | | | K4 | osci | I | Oscillator Master Clock Input (LVCMOS). This input accepts a 20 MHz reference from a clock oscillator (TCXO, OCXO). The stability and accuracy of the clock at this input determines the free-run accuracy and the long term holdover stability of the output clocks. | | | | | | K5 | osco | 0 | Oscillator Master Clock Output (LVCMOS). This pin must be left unconnected when the osci pin is connected to a clock oscillator. | | | | | | Miscel | laneous | • | | | | | | | J6<br>G3 | IC | | Internal Connection. Connect to ground. | | | | | | K6 | IC | | Internal Connection. Leave unconnected. | | | | | | F2<br>F3<br>H7 | NC | | No Connection. Leave unconnected. | | | | | | Pin# | Name | I/O<br>Type | Description | | | | | |----------------------------------------------------------------------------------------------------|--------------------|-----------------------|--------------------------------------------------------------|--|--|--|--| | Power and Ground | | | | | | | | | D9<br>E4<br>G8<br>G9<br>J8<br>J9<br>H6<br>H8 | V <sub>DD</sub> | P<br>P<br>P<br>P<br>P | Positive Supply Voltage. +3.3V <sub>DC</sub> nominal. | | | | | | E8<br>F4 | $V_{CORE}$ | P<br>P | Positive Supply Voltage. +1.8V <sub>DC</sub> nominal. | | | | | | A5<br>A8<br>C10 | $AV_DD$ | P<br>P<br>P | Positive Analog Supply Voltage. +3.3V <sub>DC</sub> nominal. | | | | | | B7<br>B8<br>H2 | AV <sub>CORE</sub> | P<br>P<br>P | Positive Analog Supply Voltage. +1.8V <sub>DC</sub> nominal. | | | | | | D4<br>D5<br>D6<br>D7<br>E5<br>E6<br>E7<br>F5<br>F6<br>F7<br>G4<br>G5<br>G6<br>G7<br>E9<br>F8<br>F9 | V <sub>SS</sub> | 000000000000000000 | Ground. 0 Volts. | | | | | | A7<br>C7<br>C8<br>C9<br>D8<br>H3 | AV <sub>SS</sub> | G G G G | Analog Ground. 0 Volts. | | | | | d - Input, Internally pulled down Iu - Input, Internally pulled up O - Output A - Analog P - Power G - Ground ## 1.0 Pin Diagram **TOP VIEW** | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | |---|------------|--------------------|---------------------|----------------------|-----------------------|--------------------|-----------------------|-----------------------------|----------------------|------------------| | Α | Sync1 | Sync2 | ref2 | ref7 | O<br>AV <sub>DD</sub> | apll_filter | O<br>AV <sub>SS</sub> | $\bigcirc$ AV <sub>DD</sub> | diff0_p | diff1_p | | В | sync0 | ref1 | ref4 | ref5 | sync8/<br>ext_fb_fp | filter_ref0 | AV <sub>CORE</sub> | AV <sub>CORE</sub> | Odiff1_n | diff0_n | | С | ref0 | dpll1_mod_<br>sel0 | ref3 | ref6 | ref8/<br>ext_fb_clk | filter_ref1 | $\bigcirc_{AV_{SS}}$ | $\bigcap_{AV_{SS}}$ | $\bigcap_{AV_{SS}}$ | AV <sub>DD</sub> | | D | Slave_en | dpll1_mod_<br>sel1 | diff1_en | ○<br>V <sub>SS</sub> | $\bigvee_{V_{SS}}$ | O <sub>VSS</sub> | O <sub>VSS</sub> | O<br>AV <sub>SS</sub> | $\bigvee_{V_{DD}}$ | apll_clk0 | | E | dpll2_ref | sck/<br>scl | cs_b/<br>asel0 | VDD | $\bigvee_{V_{SS}}$ | $\bigvee_{V_{SS}}$ | O <sub>VSS</sub> | V <sub>CORE</sub> | $\bigvee_{V_{SS}}$ | apll_fp0 | | F | si/<br>sdh | O<br>NC | IC | V <sub>CORE</sub> | O <sub>Vss</sub> | $\bigvee_{V_{SS}}$ | O <sub>VSS</sub> | ○<br>V <sub>SS</sub> | ○<br>V <sub>SS</sub> | apll_fp1 | | G | so | int_b | IC | $\bigvee_{V_{SS}}$ | $\bigvee_{V_{SS}}$ | $\bigcup_{V_{SS}}$ | O <sub>VSS</sub> | $\bigvee_{V_{DD}}$ | $\bigvee_{V_{DD}}$ | apll_clk1 | | Н | dpll1_lock | AV <sub>CORE</sub> | $\bigcup_{AV_{SS}}$ | trst_b | rst_b | $\bigvee_{V_{DD}}$ | IC | $\bigvee_{V_{DD}}$ | O <sub>Vss</sub> | fb_clk | | J | dpll1_hold | i2c_en | tms | tdo | dpll1_hs_en | IC | <br>p0_fp1 | $\bigvee_{V_{DD}}$ | $\bigvee_{V_{DD}}$ | p1_clk0 | | К | diff0_en | tdi | tck | osci | osco | IC | p0_clk1 | p0_fp0 | p0_clk0 | p1_clk1 | 1 - A1 corner is identified by metallized markings. ## 2.0 High Level Overview The ZL30130 SONET/SDH/GbE Stratum 2/3E/3 System Synchronizer and SETS device is a highly integrated device that provides all of the functionality that is required for a central timing card in carrier grade network equipment. The basic functions of a central timing card include: - Input reference monitoring for both frequency accuracy and phase irregularities - Automatic input reference selection - · Support of both external timing and line timing modes - · Hitless reference switching - Wander and jitter filtering - Optional Input phase transient filtering (Stratum 3E phase build-out) - · Master/slave crossover for minimizing phase alignment between redundant timing cards - · Independent derived output timing path for support of the SETS functionality In a typical application, the main timing path uses DPLL1 to synchronize to either an external BITS source or to a recovered line timed source. DPLL1 monitors all references and automatically selects the best available reference based on configurable priority and revertive properties. DPLL1 provides the wander filtering function and the P0 synthesizer generates a jitter filtered clock and frame pulse for the system timing bus which supplies all line cards with a common timing reference. A derived output timing path using DPLL2 is available to support the SETS function. In this case DPLL2 uses a filter above 10 Hz to prevent it from filtering wander. Figure 2 - Typical Application of the ZL30130 Alternatively, the ZL30130 could be used in systems that were not designed with central timing cards in mind. In this case, the ZL30130 provides all of the features required to meet both the timing card and the line card functions in one package. This application is shown in Figure 3. DPLL1 recovers the reference clock from the backplane and filters wander. The APLL and the P0 synthesizer filter jitter and generate transmit clocks for a SONET/SDH/GbE PHY (up to OC-12/STM-4) and/or a PDH PHY (T1/E1, DS3/E3, etc). DPLL2 is used to recover the line timing reference, filter jitter, and translate its frequency to the rate required by the backplane. Figure 3 - The ZL30130 as a Timing Card and a Line Card Device APPRD. 111040 # For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request. Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUMENTATION - NOT FOR RESALE