April 1999

## MT9041A and MT9041B Differences

**ISSUE 2** 

Application Sheet

## Introduction

This application sheet compares the MT9041B functionality with that of the MT9041A.

The MT9041B is an enhanced version of the MT9041A. Most systems currently using the MT9041A will be able to accept the MT9041B with little or no modifications to their existing hardware and software. Consult the table below to determine the consequences of substituting devices in your application.

Table 1 below illustrates the functional differences between the two devices. For full details on the MT9041B functionality, refer to the MT9041B data sheet.

willie\_bob

| Item | Description                                                  | MT9041A                                                                                                  | MT9041B                                                                                                                      |
|------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| 1    | Capture range, lock range, output frequency range.           | ±12,600ppm                                                                                               | ±230ppm                                                                                                                      |
| 2    | Phase change slope.                                          | Function of input phase step.                                                                            | Maximum of 5ns/125us (53ns/<br>1.326ms)                                                                                      |
| 3    | RST pin                                                      | TTL type input. All outputs may<br>be at logic high or logic low or<br>active when RST at logic low.     | Schmitt type input. All outputs fixed at logic high when RST at logic low.                                                   |
| 4    | Pin 8. FP8-GCI frame pulse.                                  | FP8-GCI. This is a 122ns wide positive frame pulse with the falling edge aligned with the center or F00. | $\overline{F160}$ . This is a 61ns wide<br>negative frame pulse with center<br>aligned with the center or $\overline{F00}$ . |
| 5    | Input to output phase alignment after a reset (TRST or RST). | A function of the reference input and master clock frequency.                                            | Always aligned. Independent of the reference input and master clock frequency.                                               |
| 6    | Lock time                                                    | 3s maximum                                                                                               | 30s maximum                                                                                                                  |
| 7    | Loop filter                                                  | 2.5Hz for E1 and 1.9Hz for T1                                                                            | 1.9Hz for both E1 and T1.                                                                                                    |
| 8    | C16 duty cycle                                               | Dependant on duty cycle of the 20 MHz clock signal at MCLKi.                                             | 45 - 55 % duty cycle independant of the master clock duty cycle.                                                             |
| 9    | Jitter tolerance                                             | Exceeds requirements by over 100%.                                                                       | Exceeds requirements by about 30%.                                                                                           |
| 10   | C16o - 16.384Mhz output clock                                | The clock has a rising edge on<br>the frame boundary delineated<br>by the rising edge of F8o.            | The clock has a falling edge on<br>the frame boundary delineated<br>by the rising edge of F8o.                               |

AS0001

| Table 1 - Functional Diffrences betwee | en the MT9041A and MT9041B |
|----------------------------------------|----------------------------|
|----------------------------------------|----------------------------|



## For more information about all Zarlink products visit our Web Site at

## www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE