# HB0871 Handbook CoreUHD\_SDIRX v2.0 a MICROCHIP company #### Microsemi Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com ©2019 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice. #### **About Microsemi** Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com. # **Contents** | 1 | Revision History | | | | | | | |---|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--|--|--|--| | 2 | 2.1<br>2.2<br>2.3<br>2.4<br>2.5 | Overview Features Core Version Supported Families Device Utilization and Performance | 2 | | | | | | 3 | Interfa<br>3.1<br>3.2 | Ce | 3 | | | | | | 4 | Functi 4.1 4.2 4.3 4.4 4.5 4.6 4.7 4.8 4.9 4.10 | Onal Descriptions Channel Decoder Block Word Alignment Block Stream Detect Block Sync Bits Removal Block Stream Control Block Data Handler Block Line Number Extraction Block VPID Extraction Block CRC Generation Block CRC Checker Block | 12<br>12<br>12<br>12<br>12<br>12 | | | | | | 5 | Timing<br>5.1<br>5.2 | Diagrams Type1 Multiplex Data Stream Type2 Multiplex Data Stream | . 14 | | | | | | 6 | Tool F<br>6.1<br>6.2<br>6.3<br>6.4<br>6.5 | License Using core in Libero SmartDesign Simulation Flows Synthesis in Libero Place-and-Route in Libero | 15<br>15<br>17 | | | | | | 7 | 7 Testbench | | | | | | | | 8 | Syster | n Integration | . 19 | | | | | | 9 | References | | | | | | | # **Figures** | Figure 1 | CoreUHD SDIRX Block Diagram in 6G-SDI Mode | 10 | |----------|-------------------------------------------------------|------| | Figure 2 | CoreUHD SDIRX Block Diagram in 12G-SDI Mode | | | Figure 3 | Timing Diagram for Type1 10-bit Multiplex Data Stream | | | Figure 4 | Timing Diagram for Type2 10-bit Multiplex Data Stream | | | Figure 5 | Core Instance Full I/O View in SmartDesign | | | Figure 6 | Configuring the Core in SmartDesign | | | Figure 7 | User Testbench | | | Figure 8 | System Integration | . 20 | # **Tables** | Table 1 | Device Utilization and Performance | . 2 | |---------|------------------------------------|-----| | Table 2 | Parameter/Generic Descriptions | . 3 | | Table 3 | Input and Output Signals | . 3 | # 1 Revision History The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication. ### **1.1** Revision **1.0** This is the first publication of the document. #### 2 Introduction #### 2.1 Overview CoreUHD\_SDIRX DirectCore IP is a Serial Digital Interface (SDI) De-framer. Core supports 6 Gigabits per second SDI (6G-SDI) and 12 Gigabits per second SDI (12G-SDI) SDI standards defined by the Society of Motion Picture and Television Engineers (SMPTE). #### 2.2 Features Core has the following features: - Compliant with SMPTE ST 2081-1 (6G-SDI) standard. - Compliant with SMPTE ST 2082-1 (12G-SDI) standard. - Supports data rates 5.94 Gb/s and 5.94/1.001 Gb/s for 6G-SDI standard. - Supports data rates 11.88 Gb/s and 11.88/1.001 Gb/s for 12G-SDI standard. - Performs NRZI decoding and descrambling. - · Performs word alignment on SDI data stream. - Performs removal of sync-bit from timing reference words. - Performs CRC check on SDI data stream. - Performs extraction of Video Payload Identification (VPID) data bytes. - Performs extraction of timing reference signals (TRS). - · Performs extraction of Line Number (LN) data. #### 2.3 Core Version This handbook is for CoreUHD SDIRX version 2.0. #### 2.4 Supported Families PolarFire® #### 2.5 Device Utilization and Performance Device Utilization and Performance data is provided in the following table for the supported device families. The data described in this table is only indicative. The overall device utilization and performance of the core is system dependent. Table 1 • Device Utilization and Performance | Family<br>(Device) | Configuration Parameters | | Utilization (Logic Elements) | | | Performance (MHz) | | |--------------------|--------------------------|----|------------------------------|----------------------|-------|-------------------|------------------| | | RX_SDI_STD | | | Combinatorial (4LUT) | Total | % | RX_CLK Frequency | | PolarFire | 4 | 40 | 2369 | 3027 | 5396 | 0.90 | 235 | | (MPF300T) | 5 | 80 | 5403 | 9187 | 14590 | 2.44 | 247 | **Note:** The data in this table is achieved using typical synthesis and layout settings. Frequency (MHz) was set to 148.5 and the speed grade was -1. # 3 Interface # 3.1 Configuration Parameters The following table describes the configurable parameter/generic of the core. All the parameters/generics are integer types. Table 2 • Parameter/Generic Descriptions | Parameter Name | Valid Range Default | | Description | | | |----------------|---------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | RX_SDI_STD | 4, 5 | - | SDI STANDARD Configure the core for required SDI standard. • 4 – 6G-SDI • 5 – 12G-SDI | | | | RX_SDI_DW | 40, 80 | | SDI DATA WIDTH Configure the data width of the parallel SDI data stream on the transceiver interface of the core. • 40 – Select 40-bits in 6G-SDI mode (when RX_SDI_STD parameter is set to 4) • 80 – Select 80-bits in 12G-SDI mode (when RX_SDI_STD parameter is set to 5) | | | #### 3.2 Ports All the input and output ports of the core are listed in the table below. Table 3 • Input and Output Signals | Port | Width | Direction | Description | | | | | |-----------------------|---------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Clock and Reset | | | | | | | | | RX_CLK | 1 | Input | Receive clock input. All input signals are required to be clocked on rising edge to this clock. All the output signals are clocked on rising edge of this clock. Recommended to connect to LANEx_RX_CLK of Transceiver. The required clock frequency is 148.5 (/1.001) MHz in both 6G-SDI mode and 12G-SDI mode. | | | | | | RX_RESETN | 1 | Input | Active low asynchronous reset input. The reset input is required to be synchronous to clock RX_CLK. | | | | | | Transceiver Interface | | | | | | | | | RX_SDI_DATA | RX_SDI_DW | Input | Receive data from Transceiver. SDI data stream input. Recommended to connect to LANEx_RX_DATA of Transceiver. | | | | | | RX_READY | 1 | Input | Receive Ready from the Transceiver. The core resets whenever RX_READY is not asserted. Recommended to connect to LANEx_RX_READY of Transceiver. | | | | | | Data Stream Outputs | Data Stream Outputs | | | | | | | | RX_DATA_DS1 | 10 | Output | Data Stream 1 output. DS1 in 12G-SDI and 6G-SDI modes. | | | | | Table 3 • Input and Output Signals (continued) | Port | Width | Direction | Description | |---------------------|-------|-----------|--------------------------------------------------------------| | RX_DATA_DS2 | 10 | Output | Data Stream 2 output. DS2 in 12G-SDI and 6G-SDI modes. | | RX_DATA_DS3 | 10 | Output | Data Stream 3 output. DS3 in 12G-SDI and 6G-SDI modes. | | RX_DATA_DS4 | 10 | Output | Data Stream 4 output. DS4 in 12G-SDI and 6G-SDI modes. | | RX_DATA_DS5 | 10 | Output | Data Stream 5 output. DS5 in 12G-SDI mode. | | RX_DATA_DS6 | 10 | Output | Data Stream 6 output. DS6 in 12G-SDI mode. | | RX_DATA_DS7 | 10 | Output | Data Stream 7 output. DS7 in 12G-SDI mode. | | RX_DATA_DS8 | 10 | Output | Data Stream 8 output. DS8 in 12G-SDI mode. | | Line Number Outputs | | | | | RX_LN_C_DS1 | 11 | Output | Line number extracted from C channel of DS1 data stream. | | RX_LN_C _DS2 | 11 | Output | Line number extracted from C channel of DS2 data stream. | | RX_LN_C _DS3 | 11 | Output | Line number extracted from C channel of DS3 data stream. | | RX_LN_C _DS4 | 11 | Output | Line number extracted from C channel of DS4 data stream. | | RX_LN_C _DS5 | 11 | Output | Line number extracted from C channel of DS5 data stream. | | RX_LN_C _DS6 | 11 | Output | Line number extracted from C channel of DS6 data stream. | | RX_LN_C _DS7 | 11 | Output | Line number extracted from C channel of DS7 data stream. | | RX_LN_C _DS8 | 11 | Output | Line number extracted from C channel of DS8 data stream. | | RX_LN_Y_DS1 | 11 | Output | Line number extracted from Y channel of DS1 data stream. | | RX_LN_Y_DS2 | 11 | Output | Line number extracted from Y channel of DS2 data stream. | | RX_LN_Y_DS3 | 11 | Output | Line number extracted from Y channel of DS3 data stream. | | RX_LN_Y _DS4 | 11 | Output | Line number extracted from Y channel of DS4 data stream. | | RX_LN_Y _DS5 | 11 | Output | Line number extracted from Y channel of DS5 data stream. | | RX_LN_Y_DS6 | 11 | Output | Line number extracted from Y channel of DS6 data stream. | | RX_LN_Y _DS7 | 11 | Output | Line number extracted from Y channel of DS7 data stream. | | RX_LN_Y _DS8 | 11 | Output | Line number extracted from Y channel of DS8 data stream. | | VPID Data Outputs | | | | | RX_VPID_C_DS1 | 32 | Output | VPID data bytes extracted from C channel of DS1 data stream. | | RX_VPID_C _DS2 | 32 | Output | VPID data bytes extracted from C channel of DS2 data stream. | | RX_VPID_C _DS3 | 32 | Output | VPID data bytes extracted from C channel of DS3 data stream. | | RX_VPID_C _DS4 | 32 | Output | VPID data bytes extracted from C channel of DS4 data stream. | | RX_VPID_C _DS5 | 32 | Output | VPID data bytes extracted from C channel of DS5 data stream. | | RX_VPID_C _DS6 | 32 | Output | VPID data bytes extracted from C channel of DS6 data stream. | | RX_VPID_C _DS7 | 32 | Output | VPID data bytes extracted from C channel of DS7 data stream. | Table 3 • Input and Output Signals (continued) | Port | Width | Direction | Description | |-----------------------|-------|-----------|-----------------------------------------------------------------------| | RX_VPID_C _DS8 | 32 | Output | VPID data bytes extracted from C channel of DS8 data stream. | | RX_VPID_Y_DS1 | 32 | Output | VPID data bytes extracted from Y channel of DS1 data stream. | | RX_VPID_Y _DS2 | 32 | Output | VPID data bytes extracted from Y channel of DS2 data stream. | | RX_VPID_Y _DS3 | 32 | Output | VPID data bytes extracted from Y channel of DS3 data stream. | | RX_VPID_Y _DS4 | 32 | Output | VPID data bytes extracted from Y channel of DS4 data stream. | | RX_VPID_Y _DS5 | 32 | Output | VPID data bytes extracted from Y channel of DS5 data stream. | | RX_VPID_Y _DS6 | 32 | Output | VPID data bytes extracted from Y channel of DS6 data stream. | | RX_VPID_Y _DS7 | 32 | Output | VPID data bytes extracted from Y channel of DS7 data stream. | | RX_VPID_Y _DS8 | 32 | Output | VPID data bytes extracted from Y channel of DS8 data stream. | | VPID Line Number Outp | outs | • | | | RX_VPID_LN_C_DS1 | 11 | Output | Line number of VPID data extracted from C channel of DS1 data stream. | | RX_VPID_LN_C _DS2 | 11 | Output | Line number of VPID data extracted from C channel of DS2 data stream. | | RX_VPID_LN_C _DS3 | 11 | Output | Line number of VPID data extracted from C channel of DS3 data stream. | | RX_VPID_LN_C _DS4 | 11 | Output | Line number of VPID data extracted from C channel of DS4 data stream. | | RX_VPID_LN_C _DS5 | 11 | Output | Line number of VPID data extracted from C channel of DS5 data stream. | | RX_VPID_LN_C _DS6 | 11 | Output | Line number of VPID data extracted from C channel of DS6 data stream. | | RX_VPID_LN_C _DS7 | 11 | Output | Line number of VPID data extracted from C channel of DS7 data stream. | | RX_VPID_LN_C _DS8 | 11 | Output | Line number of VPID data extracted from C channel of DS8 data stream. | | RX_VPID_LN_Y_DS1 | 11 | Output | Line number of VPID data extracted from Y channel of DS1 data stream. | | RX_VPID_LN_Y _DS2 | 11 | Output | Line number of VPID data extracted from Y channel of DS2 data stream. | | RX_VPID_LN_Y _DS3 | 11 | Output | Line number of VPID data extracted from Y channel of DS3 data stream. | | RX_VPID_LN_Y _DS4 | 11 | Output | Line number of VPID data extracted from Y channel of DS4 data stream. | | RX_VPID_LN_Y _DS5 | 11 | Output | Line number of VPID data extracted from Y channel of DS5 data stream. | Table 3 • Input and Output Signals (continued) | Port | Width | Direction | Description | |------------------------|--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RX_VPID_LN_Y _DS6 | 11 | Output | Line number of VPID data extracted from Y channel of DS6 data stream. | | RX_VPID_LN_Y _DS7 | 11 | Output | Line number of VPID data extracted from Y channel of DS7 data stream. | | RX_VPID_LN_Y _DS8 | 11 | Output | Line number of VPID data extracted from Y channel of DS8 data stream. | | VPID Check Sum Error ( | Outputs | | | | RX_CS_C_ERROR | RX_SDI_DW/10 | Output | This output Indicates checksum error is detected in the VPID packet of C channel data of the data stream output for the current frame. | | RX_CS_Y_ERROR | RX_SDI_DW/10 | Output | This output Indicates that CRC check error is detected on the Y channel data of the data stream output for the current frame. | | CRC Error Outputs | | | | | RX_CRC_C_ERROR | RX_SDI_DW/10 | Output | This output Indicates that CRC check error is detected on the C channel data of the data stream output for the current line number. | | RX_CRC_Y_ERROR | RX_SDI_DW/10 | Output | This output Indicates that CRC check error is detected on the Y channel data of the data stream output for the current line number. | | Status Outputs | • | | | | RX_ALIGNED | 1 | Output | This output signal indicates that the word alignment block has detected the 3FF 000 000 pattern on the SDI data stream and the data stream is aligned to the required word boundary. | | RX_DS_MUX | 1 | Output | This output signal indicates the data stream multiplex type of the individual data streams of the SDI data stream. If this output is low, it indicates Type1 multiplex is detected on the individual data streams of the SDI data stream (one instances of TRS Words, Line Number Words, CRC Words, etc. in each data stream). If the output is high, it indicates Type2 multiplex is detected on the individual data streams of the SDI data stream (two instances of TRS Words, Line Number Words, CRC Words, etc. in each data stream). Once multiplex type is detected, the output remains unchanged until there is change in multiplex type on the input SDI data stream. | | RX_TRS | 1 | Output | This output signal indicates that data on the data stream outputs is first TRS word of the respective data stream. | | RX_SAV | 1 | Output | This output signal indicates that XYZ words indicating SAV are output on data stream outputs. In case of Type 1 data multiplex, the signal asserts high for one clock cycle, when XYZ word indicating SAV is output. In case of Type 2 data multiplex, the signal asserts high for two clock cycles, when XYZ (C channel) and XYZ (Y channel) words indicating SAV are output. | Table 3 • Input and Output Signals (continued) | Port | Width | Direction | Description | |------------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RX_EAV | 1 | Output | This output signal indicates that XYZ words indicating EAV are output on data stream outputs. In case of Type 1 data multiplex, the signal asserts high for one clock cycle, when XYZ word indicating EAV is output. In case of Type 2 data multiplex, the signal asserts high for two clock cycles, when XYZ (C channel) and XYZ (Y channel) words indicating EAV are output. | | RX_VANC | 1 | Output | This output signal indicates that the vertical ancillary (VANC) data is output on data streams outputs. | | RX_HANC | 1 | Output | This output signal indicates that the horizontal ancillary (HANC) data is output on data streams outputs. | | RX_AV | 1 | Output | This output signal indicates that the active video (AV) data is output on data streams outputs. | | RX_DS_C | 1 | Output | This output signal indicates the C channel data of the respective data stream is output on the data stream outputs. This output is valid when RX_DS_MUX is high (Type2 data stream multiplexing). This output shall be ignored when RX_DS_MUX is low (Type1 data stream multiplexing). | | RX_DS_Y | 1 | Output | This output signal indicates the Y channel data of the respective data stream is output on the data stream outputs. This output is valid when RX_DS_MUX is high (Type2 data stream multiplexing). This output shall be ignored when RX_DS_MUX is low (Type1 data stream multiplexing). | | RX_BAD_TRS | 1 | Output | This output indicates that the TRS information on the SDI data stream is not valid TRS as mentioned in SMPTE standard. This output goes high whenever bad TRS is detected. This does not affect the data stream de-framing performed by the core. | **Note:** x can be 0, 1, 2, and 3. **Note:** All the ports with suffix \_DS1, \_DS2, \_DS3, and \_DS4 are available in both 6G-SDI mode and 12G-SDI mode. Note: All the ports with suffix \_DS5, \_DS6, \_DS7, and \_DS8 are available only in 12G-SDI mode. **Note:** When RX\_DS\_MUX output is high (Type2 data stream multiplexing), the Line Number Outputs, VPID Data Outputs, VPID Line Number Outputs, VPID Check Sum Error Outputs and CRC Error Outputs with suffix \_C carries the respective information related to C channel of the respective data stream and with suffix \_Y carries the respective information related to Y channel of the respective data stream. **Note:** When RX\_DS\_MUX output is low (Type1 data stream multiplexing), the Line Number Outputs, VPID Data Outputs, VPID Line Number Outputs, VPID Check Sum Error Outputs and CRC Error Outputs with suffix \_C carries the respective information related to the respective data stream. All the signals with suffix \_Y shall be ignored. **Note:** The VPID Data Outputs are 32-bit each. Bits [7:0] is the Byte1 extracted from the VPID data packet, Bits [15:8] is the Byte2 extracted from the VPID data packet, Bits [23:16] is the Byte3 extracted from the VPID data packet, Bits [31:24] is the Byte4 extracted from the VPID data packet. **Note:** The VPID Check Sum Error Outputs and CRC Error Outputs has one bit for each data stream. Bit [0] corresponds to DS1, Bit [1] corresponds to DS2, Bit [2] corresponds to DS3, Bit [3] corresponds to DS4, Bit [4] corresponds to DS5, Bit [5] corresponds to DS6, Bit [6] corresponds to DS7, and Bit [7] corresponds to DS8. # 4 Functional Descriptions CoreUHD\_SDIRX is an SDI Deframer. The core accepts the SDI data stream and extracts the video data by deframing the SDI data stream. The deframing is performed as per the SMPTE SDI protocol specification for the SDI mode configured. As per the SMPTE 6G-SDI and 12G-SDI specifications the individual data streams of the SDI data stream can be of either Type1 multiplex type or Type2 multiplex type based on the image mapping modes. - Type1 multiplex: Each data stream has a single instance of TRS words, Line Numbers, CRC Words and so on. - Type2 multiplex: Each data stream has two instances of TRS words, Line Numbers, CRC Words and so on. The core is capable of handling both Type1 and Type2 multiplex SDI data stream. The core detects the type of the multiplexing and reports it on the RX\_DS\_MUX output. In case of the Type2 multiplex data streams, the core performs LN extraction, VPID extraction and CRC checking on both channels of the multiplexed data stream. The following figures shows the functional block diagram of the core: Figure 1 • CoreUHD\_SDIRX Block Diagram in 6G-SDI Mode Figure 2 • CoreUHD\_SDIRX Block Diagram in 12G-SDI Mode The functional blocks of the core are described below: #### 4.1 Channel Decoder Block Channel Decoder Block performs the scrambled NRZI decoding on the SDI data stream input. The channel decoding is performed as per the polynomials specified in the SMPTE specification. $$G1(X) = X^9 + X^4 + 1$$ and $G_2(X) = X + 1$ #### 4.2 Word Alignment Block Word Alignment Block aligns the input SDI data stream to the required word boundary. The word boundary alignment is performed by searching the **3FF 000 000** timing reference pattern in the SDI data stream. The block aligns the data stream to 80-bit boundary in 12G-SDI mode and 40-bit boundary in 6G-SDI mode. The block generates data aligned signal once the data stream is aligned to the required boundary. #### 4.3 Stream Detect Block Stream Detect Block detects the timing reference words in the input SDI data stream and generates the control signals required for the stream control block and sync bits removal block. The block generates signal to indicate the first word of the timing reference words. Also, the block detects the multiplex type of the data stream input based on the timing reference words. ### 4.4 Sync Bits Removal Block Sncs Bits Removal Block performs the removal of sync bit from the timing reference words. Two LSBs of 10-bit 3FF word replaced by 01b and that of 10-bit 000 word replaced by 10b during sync bits insertion before transmitting, is removed in this block. Two LSBs are replaced with 11b and 00b for the 3FD and 002 timing reference words respectively. #### 4.5 Stream Control Block Stream Control Block generates the control signals for the sync bits removal block, the line number extraction block, the VPID extraction block, the CRC generation block, and the CRC checker block. The block generates the status signals. These status signals indicate, which of the component of the data stream is present on the data stream outputs. #### 4.6 Data Handler Block Data Handler Block delays the data stream by the required clock cycles to align with the status outputs. #### 4.7 Line Number Extraction Block Line Number Extraction Block extracts the line number packets LN0 and LN1 from the input data stream. The block decodes the line number data from the LN0 and LN1 line number packets as define in the SMPTE specification. #### 4.8 VPID Extraction Block The VPID Extraction Block extracts the video payload bytes from the VPID packets available on the input data stream for the current frame. The block also outputs the line number value in which the VPID packets are detected for the current frame. The block also generates the VPID checksum error signal when the VPID checksum value calculated by the block do not match the VPID checksum value extracted from the VPID packets of the data stream. #### 4.9 CRC Generation Block CRC Generation Block computes the CRC value for each line of the input data stream. The CRC computation is as per the CRC polynomial specified in the SMPTE specification. $$CRC(X) = X^{18} + X^5 + X^4 + 1$$ The 18-bit CRC generated is encoded to and from CR0 and CR1 CRC packets as defined in SMPTE specification. #### 4.10 CRC Checker Block CRC Checker Block compares the CRC packets extracted from the data stream with the CRC value calculated by the core on the data stream. The block generates the CRC error signal for one cycle when the CRC value calculated by the core do not match the CRC value extracted from the data stream. # 5 Timing Diagrams ### 5.1 Type1 Multiplex Data Stream The following figure shows the timing diagram for Type1 10-bit multiplex data stream: Figure 3 • Timing Diagram for Type1 10-bit Multiplex Data Stream Note: In 6G-SDI mode, ignore the ports with suffix \_DS5, \_DS6, \_DS7, and \_DS8. ## 5.2 Type2 Multiplex Data Stream The following figure shows the timing diagram for Type2 10-bit multiplex data stream: Figure 4 • Timing Diagram for Type2 10-bit Multiplex Data Stream **Note:** In 6G-SDI mode, ignore the ports with suffix \_DS5, \_DS6, \_DS7, and \_DS8. # 6 Tool Flow #### 6.1 License Core is available in two versions: - Evaluation: Evaluation version is available for free and supports four hours of functionality on silicon. - Obfuscated: Obfuscated version is license locked and is available only with Libero Platinum license ### 6.2 Using core in Libero SmartDesign Core is pre-installed in the SmartDesign IP deployment design environment or Core is downloaded from the online repository. An example of the core instantiated in Libero SmartDesign is shown in the following figure: Figure 5 • Core Instance Full I/O View in SmartDesign COREUHD\_SDIRX RX\_DATA\_DS1[9:0 RX\_DATA\_DS2[9:0 RX DATA DS3[9:0 RX DATA DS4[9:0] RX\_DATA\_DS5[9:0 RX\_DATA\_DS6[9:0 RX\_DATA\_DS7[9:0 RX DATA DS8[9:0 RX\_LN\_C\_DS1[10:0 RX\_LN\_C\_DS2[10:0 RX\_LN\_C\_DS3[10:0 RX LN C DS4[10:0] RX\_LN\_C\_DS5[10:0 RX\_LN\_C\_DS6[10:0 RX\_LN\_C\_DS7[10:0 RX\_LN\_C\_DS8[10:0 RX\_LN\_Y\_DS1[10:0] RX\_LN\_Y\_DS2[10:0 RX\_LN\_Y\_DS3[10:0 RX\_LN\_Y\_DS4[10:0] RX LN Y DS5[10:0 RX\_LN\_Y\_DS6[10:0 RX\_LN\_Y\_DS7[10:0 RX\_LN\_Y\_DS8[10:0 RX\_VPID\_C\_DS1[31:0 RX\_VPID\_C\_DS2[31:0 RX\_VPID\_C\_DS3[31:0 RX\_VPID\_C\_DS4[31:0 RX\_VPID\_C\_DS5[31:0 RX\_VPID\_C\_DS6[31:0 RX\_VPID\_C\_DS7[31:0 RX\_VPID\_C\_DS8[31:0 RX\_VPID\_Y\_DS1[31:0 RX\_VPID\_Y\_DS2[31:0 RX CLK RX\_VPID\_Y\_DS3[31:0 RX\_RESETN RX\_VPID\_Y\_DS4[31:0 RX\_READY RX\_VPID\_Y\_DS5[31:0 RX\_SDI\_DATA[79:0] RX\_VPID\_Y\_DS6[31:0 RX\_VPID\_Y\_DS7[31:0 RX\_VPID\_Y\_DS8[31:0 RX\_VPID\_LN\_C\_DS1[10:0 RX VPID LN C DS2[10:0 RX\_VPID\_LN\_C\_DS3[10:0 RX\_VPID\_LN\_C\_DS4[10:0 RX\_VPID\_LN\_C\_DS5[10:0 RX VPID LN C DS6[10:0 RX\_VPID\_LN\_C\_DS7[10:0 RX\_VPID\_LN\_C\_DS8[10:0 RX\_VPID\_LN\_Y\_DS1[10:0 RX\_VPID\_LN\_Y\_DS2[10:0 RX VPID LN Y DS3[10:0 RX\_VPID\_LN\_Y\_DS4[10: RX\_VPID\_LN\_Y\_DS5[10:0 RX\_VPID\_LN\_Y\_DS6[10:0 RX VPID LN Y DS7[10:0 RX\_VPID\_LN\_Y\_DS8[10:0 RX\_CS\_C\_ERROR[7:0 RX\_CS\_Y\_ERROR[7:0 RX\_CRC\_C\_ERROR[7:0 RX\_CRC\_Y\_ERROR[7:0 RX\_ALIGNED RX\_DS\_MUX RX\_TRS RX\_SAV RX\_VAN RX HANG RX\_A RX\_DS\_ RX BAD TR COREUHD\_SDIRX\_C0 The core can be configured using the configuration GUI in the SmartDesign, as shown in the following figure: Figure 6 • Configuring the Core in SmartDesign For more information on using the SmartDesign to instantiate and generate cores, refer to the *Using DirectCore in Libero® SoC User Guide*. #### 6.3 Simulation Flows The User Testbench is provided along with the core. To run the user testbench simulations, do the following steps: - 1. Select **User** option for the Testbench flow in the **Core Configuration** window. When SmartDesign generates the design files, it also generates the user testbench files. - 2. Set the design root to the core instantiation in the Libero design hierarchy pane. - Click Simulation in the Libero Design Flow window. This invokes ModelSim and automatically runs the user testbench simulation. ### 6.4 Synthesis in Libero To run synthesis on the core, do the following steps: - 1. Set the design root to the IP component instance. - 2. Run the **Synthesis** tool from the Libero **Design Flow** pane. #### 6.5 Place-and-Route in Libero When the design is synthesized: 1. Run the Place-And-Route tool from the Libero Design Flow pane. ### 7 Testbench User Testbench is provided with the core that verifies a few of the features. Figure 7 • User Testbench The testbench core instance are: Unit Under Test (UUT), an SDI Pattern Generator, an SDI Framer Model, and a Data Comparison Block. The testbench configures the SDI Pattern Generator, the SDI Framer Model, and the UUT with the parameters for which the core is being configured from configurator GUI. The pattern generator generates the data streams, line number data, VPID data, VPID line number data, and control signals required to connect to the SDI Framer Model, based on the mode configured. The SDI Framer Model performs the framing of the raw video into the SDI data stream. The SDI data output of the SDI Framer Model is connected in loop back to the SDI data input of the UUT. The UUT recovers the video data from the SDI data stream. The data comparator block compares the data stream output from the UUT with the data stream input of the Framer Model. This block also monitors the CRC error flag. This block reports, if there is any CRC error or data comparison error. # 8 System Integration #### In this example design: - CoreUHD\_SDIRX (COREUHD\_SDIRX\_C0\_0) is configured in required SDI mode (6G-SDI or 12G-SDI). This core de-frames the SDI data stream into raw video data. - CoreUHD\_SDITX (COREUHD\_SDITX\_C0\_0) is configured in required SDI mode (6G-SDI or 12G-SDI), same as COREUHD\_SDIRX\_C0\_0. COREUHD\_SDITX\_C0\_0 frames the raw data into SDI data stream. - In 6G-SDI mode, PF\_XCVR\_ERM (PF\_XCVR\_ERM\_C0\_0) is configured for data rate of 5940 Mbps in PMA mode with Receiver Calibration set to "CDR", 40-bit interface data width, and 148.5 MHz reference clock. - In 12G-SDI mode, PF\_XCVR\_ERM\_C0\_0 is configured for data rate of 11880 Mbps in PMA mode with Receiver Calibration set to "On Demand and First Lock", 80-bit interface data width, and 148.5 MHz reference clock. - XCVR\_INIT\_DONE signal of PF\_INIT\_MONITOR (INIT\_MONITOR\_0) is connected to PCS\_RST\_N, PMA\_RST\_N, and CTRL\_ARST\_N reset inputs of PF\_XCVR\_ERM\_C0\_0. - LANE0\_CDR\_REF\_CLK\_0 input of PF\_XCVR\_ERM\_C0\_0 is driven by 148.5 MHz clock from REF\_CLK of PF\_XCVR\_REF\_CLK (PF\_XCVR\_REF\_CLK\_C0\_0). - CTRL\_CLK (ERM clock) of PF\_XCVR\_ERM\_C0\_0 is driven by 40MHz clock generated from 160 MHz clock driven by OSC (PF OSC C0 0) using clock divider (PF CLK DIV C0 0). - The JA\_CLK port of the PF\_XCVR\_ERM\_C0\_0 is enabled for jitter cleaning purpose. - PF\_TXPLL (PF\_TX\_PLL\_0\_0) is configured in jitter cleaning mode. REF\_CLK of PF\_XCVR\_REF\_CLK\_C0\_0 drives the REF\_CLK input of PF\_TX\_PLL\_0\_0. JA\_CLK port of the PF\_XCVR\_ERM\_C0\_0 drives the JA\_REF\_CLK input port of PF\_TX\_PLL\_0\_0. - FABRIC\_RESET\_N from CoreRESET\_PF (CORERESET\_PF\_C0\_0) is connected to TX\_RESETN input of COREUHD\_SDITX\_C0\_0. FABRIC\_RESET\_N from CoreRESET\_PF (CORERESET\_PF\_C1\_0) is connected to RX\_RESETN input of COREUHD\_SDIRX\_C0\_0. - RX\_CLK of COREUHD\_SDIRX\_C0\_0 is driven from LANE0\_RX\_CLK\_R of PF\_XCVR\_ERM\_C0\_0 and TX\_CLK of COREUHD\_SDITX\_C0\_0 is driven from LANE0\_TX\_CLK\_R of PF\_XCVR\_ERM\_C0\_0. The LANE0\_RX\_CLK\_R and LANE0\_TX\_CLK\_R clock frequency is 148.5 MHz in both 6G-SDI and 12G-SDI modes. - The raw video data from COREUHD\_SDIRX\_C0\_0 is looped back onto COREUHD\_SDITX\_C0\_0 through CoreFIFO (COREFIFO\_C0\_0). - The TX\_INSERT\_LN, TX\_INSERT\_CRC, and TX\_INSERT\_VPID inputs of COREUHD\_SDITX\_C0\_0 are connected to DIP switches for enabling or disabling the insertion of line number, CRC, and payload ID respectively. - The Channel\_select (channel\_select\_0) is a custom module used to select between the line number data and VPID data bytes extracted from C channel or Y channel of data stream from COREUHD\_SDIRX\_C0\_0 for providing it on the line number data and VPID data byte inputs of COREUHD\_SDITX\_C0\_0 for LN and VPID insertion. Selection is done based on DIP switch. Figure 8 • System Integration # 9 References - SMPTE ST 2081-1 6 Gb/s Signal / Serial Digital Interface - SMPTE ST 2082-1 12 Gb/s Signal / Serial Digital Interface - SMPTE ST 352 Payload Identification Codes for Serial Digital Interface - UG0667 Microsemi PolarFire FPGA User Guide