



# **CoreRemap**

# **DirectCore**

### **Product Summary**

#### **Intended Use**

Intended for Use in a Processor-Based Subsystem with Flash and RAM Memory

### **Key Features**

- Supplied in SysBASIC Core Bundle
- Tiny Area
- Flexible Software Programmable or Set Externally
- Optimized for use with CoreMP7 and Cortex™-M1

#### **Benefits**

- Ideal for Debugging a Flash-Based Subsystem
- Auto Stitch in CoreConsole
- Compatible with AMBA, CoreMP7, and Cortex-M1

### **Supported Device Families**

- Fusion
- IGLOO™
- IGLOOe
- ProASIC<sup>®</sup>3L
- ProASIC3
- ProASIC3E

### **Synthesis and Simulation Support**

 Supported in the Actel Libero<sup>®</sup> Integrated Design Environment (IDE)

### **Verification and Compliance**

Compliant with AMBA

### **Contents**

| General Description                 | 1 |
|-------------------------------------|---|
| Connecting CoreRemap in CoreConsole | 2 |
| Programmer's Model                  | 2 |
| Resource Requirements               | 2 |
| Ordering Information                | 2 |
| List of Changes                     | 3 |
| Datasheet Categories                | 3 |

## **General Description**

This APB slave is a small control block that has a single-bit register which is intended for use in control aliasing of memory resources at the bottom of the processor address space. Typically the nonvolatile Flash is located at slot 0 at the bottom of the memory map by default, but the SRAM may be made to appear at the base of the address space by setting Remap high (in which case slot 0 is addressable as slot 1).

The RemapDefault input determines the value of the Remap output following a reset.

The Remap output of the CoreRemap module is normally connected to the Remap input of the CoreAHB or CoreAHBLite. The RemapDefault input may be connected to the top-level of the subsystem to provide a means of controlling the reset value of Remap.

### **Connecting CoreRemap in CoreConsole**

Table 1 lists the ports present on the CoreRemap and describes how to connect these in CoreConsole.

**Table 1** • System Control Block Connections

| Connection                | CoreConsole Label    | Description                                                                                                                                                                                     |  |  |  |  |  |  |
|---------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Required Connections      |                      |                                                                                                                                                                                                 |  |  |  |  |  |  |
| APB Slave Interface       | APBslave             | Connect this interface to any available slave slot on the APB Bus.                                                                                                                              |  |  |  |  |  |  |
| PCLK                      | PCLK                 | APB clock signal Normally connected to the HCLK output of CoreMP7Bridge or Cortex-M1                                                                                                            |  |  |  |  |  |  |
| PRESETn                   | PRESETn              | Active low APB reset input Normally connected to the HRESETn output of CoreMP7Bridge or Cortex-M1                                                                                               |  |  |  |  |  |  |
| Remap                     | Remap                | This output is driven by an internal control register bit and is intended to be used for controlling memory aliasing.  This signal should be connected to the Remap input of the AHB Controller |  |  |  |  |  |  |
|                           |                      | (CoreAHB or CoreAHBLite).                                                                                                                                                                       |  |  |  |  |  |  |
|                           | Optional Connections |                                                                                                                                                                                                 |  |  |  |  |  |  |
| Default Setting for Remap | RemapDefault         | This input determines the value of the Remap output following a reset. This signal may be connected to the subsystem top-level to allow external control of memory aliasing after reset.        |  |  |  |  |  |  |
|                           |                      | If no connection is made to this port, it will be tied low.                                                                                                                                     |  |  |  |  |  |  |

### **Programmer's Model**

CoreRemap contains a single register at offset 0x00 (and aliased throughout the slot) which is described in Table 2.

Table 2 • System Control Register

| Bits | Name  | Туре       | Function                              |
|------|-------|------------|---------------------------------------|
| 31:1 | -     | _          | Reserved                              |
| 0    | Remap | Read/Write | Control bit which drives Remap output |

## **Resource Requirements**

The utilization for CoreRemap in a ProASIC3 device is 15 tiles.

## **Ordering Information**

CoreRemap is included in the SysBASIC core bundle that is supplied with the Actel CoreConsole IP Deployment Platform tool. The obfuscated RTL version of SysBASIC (SysBASIC-OC) is available for free with CoreConsole. The source RTL version of SysBASIC (SysBASIC-RM) can be ordered through your local Actel sales representative. CoreRemap cannot be ordered separately from the SysBASIC core bundle.

v2.1



## **List of Changes**

The following table lists critical changes that were made in the current version of the document.

| <b>Previous Version</b> | Changes in Current Version (v2.1)                                                                 | Page |  |
|-------------------------|---------------------------------------------------------------------------------------------------|------|--|
| v2.0                    | The "Supported Device Families" section was updated to include ProASIC3L.                         |      |  |
|                         | The "Resource Requirements" section was updated to change ProASIC3E to ProASIC3.                  | 2    |  |
| Advanced v0.1           | v0.1 The "Product Summary" section was updated to include Cortex-M1 and IGLOO/e information.      |      |  |
|                         | Table 1 • System Control Block Connections was updated to include Cortex-M1 for PCLK and PRESETn. | 2    |  |

## **Datasheet Categories**

In order to provide the latest information to designers, some datasheets are published before data has been fully characterized. Datasheets are designated as "Product Brief," "Advanced," and "Production." The definitions of these categories are as follows:

#### **Product Brief**

The product brief is a summarized version of an advanced or production datasheet containing general product information. This brief summarizes specific device and family information for unreleased products.

#### **Advanced**

This datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production.

### **Unmarked (production)**

This datasheet version contains information that is considered to be final.

Actel and the Actel logo are registered trademarks of Actel Corporation.

All other trademarks are the property of their owners.



#### **Actel Corporation**

2061 Stierlin Court Mountain View, CA 94043-4655 USA **Phone** 650.318.4200 **Fax** 650.318.4600

#### Actel Europe Ltd.

River Court, Meadows Business Park Station Approach, Blackwater Camberley Surrey GU17 9AB United Kingdom

**Phone** +44 (0) 1276 609 300 **Fax** +44 (0) 1276 607 540

#### **Actel Japan**

EXOS Ebisu Building 4F 1-24-14 Ebisu Shibuya-ku Tokyo 150 Japan

**Phone** +81.03.3445.7671 **Fax** +81.03.3445.7668 www.jp.actel.com

### **Actel Hong Kong**

Room 2107, China Resources Building 26 Harbour Road Wanchai, Hong Kong **Phone** +852 2185 6460

**Fax** +852 2185 6488 www.actel.com.cn

