Introduction

This guide provides pin and packaging information (such as bank assignments and mechanical information) for PolarFire SoC FPGAs.

PolarFire SoC FPGAs feature a flexible I/O structure that supports a range of mixed voltages (1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V) through bank selection. The HSIO and GPIO are configured as differential I/Os or two single-ended I/Os. For more information about HSIO, GPIO, and supported I/O standards, see UG0916: PolarFire SoC FPGA IO User Guide.
# Table of Contents

Introduction.....................................................................................................................................................1  
1. Packaging Overview............................................................................................................................................. 3  
   1.1. Bank Locations............................................................................................................................................... 3  
   1.2. Packaging Pin Assignment.......................................................................................................................... 10  
   1.3. Pin Descriptions............................................................................................................................................. 10  
   1.4. Package Pinouts............................................................................................................................................. 16  
   1.5. Mechanical Drawings..................................................................................................................................... 16  
2. Package Material Information....................................................................................................................................... 26  
3. Thermal Specifications.............................................................................................................................................. 27  
4. Package Marking..................................................................................................................................................... 28  
5. Packing and Shipping................................................................................................................................................ 29  
6. Thermal Management.............................................................................................................................................. 30  
   6.1. System Level Heat Sink Solutions.................................................................................................................. 30  
7. Thermal Interface Material........................................................................................................................................ 31  
   7.1. Heat Sink Attachments.................................................................................................................................. 31  
8. Heat Sink Removal Procedure.................................................................................................................................. 32  
9. Recommended PCB Design Rules for BGA Packages............................................................................................. 33  
10. Moisture Sensitive Level (MSL).................................................................................................................................. 34  
11. Revision History.................................................................................................................................................... 35  
   11.1. Revision B..................................................................................................................................................... 35  
   11.2. Revision A..................................................................................................................................................... 35  
   11.3. Revision 2.0................................................................................................................................................... 35  
   11.4. Revision 1.0................................................................................................................................................... 35  

The Microchip Website.............................................................................................................................................. 36  

Product Change Notification Service.................................................................................................................................. 36  

Customer Support.................................................................................................................................................... 36  

Microchip Devices Code Protection Feature.................................................................................................................. 36  

Legal Notice............................................................................................................................................................. 37  

Trademarks.............................................................................................................................................................. 37  

Quality Management System......................................................................................................................................... 38  

Worldwide Sales and Service.......................................................................................................................................... 39
PolarFire SoC FPGAs are available in multiple packages. Each package (device variant) has various I/O banks with the flexibility of using different I/O standards. HSIO and GPIO banks have a maximum supply voltage of 1.8 V and 3.3 V respectively.

The following table lists the PolarFire SoC FPGA variants, with user I/O and XCVR lanes, in Pb-free packages.

### Table 1-1. Organization of I/O Banks

<table>
<thead>
<tr>
<th>Bank Number</th>
<th>FCG1152</th>
<th>FCG152</th>
<th>FCVG784</th>
<th>FCSG536</th>
<th>FCVG484</th>
<th>FCVG484</th>
<th>FCVG484</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bank 0</td>
<td>HSIO</td>
<td>HSIO</td>
<td>HSIO</td>
<td>HSIO</td>
<td>HSIO</td>
<td>HSIO</td>
<td>HSIO</td>
</tr>
<tr>
<td>Bank 1</td>
<td>GPIO</td>
<td>GPIO</td>
<td>GPIO</td>
<td>GPIO</td>
<td>GPIO</td>
<td>GPIO</td>
<td>GPIO</td>
</tr>
<tr>
<td>Bank 2</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
</tr>
<tr>
<td>Bank 3</td>
<td>JTAG/FIXED I/O</td>
<td>JTAG/FIXED I/O</td>
<td>JTAG/FIXED I/O</td>
<td>JTAG/FIXED I/O</td>
<td>JTAG/FIXED I/O</td>
<td>JTAG/FIXED I/O</td>
<td>JTAG/FIXED I/O</td>
</tr>
<tr>
<td>Bank 4</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
<td>MSSIO</td>
</tr>
<tr>
<td>Bank 5</td>
<td>MSS-SGMII</td>
<td>MSS-SGMII</td>
<td>MSS-SGMII</td>
<td>MSS-SGMII</td>
<td>MSS-SGMII</td>
<td>MSS-SGMII</td>
<td>MSS-SGMII</td>
</tr>
<tr>
<td>Bank 6</td>
<td>MSS-DDR</td>
<td>MSS-DDR</td>
<td>MSS-DDR</td>
<td>MSS-DDR</td>
<td>MSS-DDR</td>
<td>MSS-DDR</td>
<td>MSS-DDR</td>
</tr>
<tr>
<td>Bank 7</td>
<td>GPIO</td>
<td>GPIO</td>
<td>GPIO</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Bank 8</td>
<td>HSIO</td>
<td>HSIO</td>
<td>HSIO</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Bank 9</td>
<td>GPIO</td>
<td>GPIO</td>
<td>GPIO</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>XCVR 0</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>XCVR 1</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>XCVR 2</td>
<td>Yes</td>
<td>Yes</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>XCVR 3</td>
<td>Yes</td>
<td>Yes</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>XCVR 4</td>
<td>Yes</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

### 1.1 Bank Locations

PolarFire SoC FPGA I/O are grouped based on I/O voltage standards and I/O capabilities. Each I/O bank has dedicated I/O supplies and ground voltages. Due to these dedicated supplies, only I/O with compatible standards are assigned to the same I/O voltage bank.

The following illustrations show the bank locations for the MPFS460T, MPFS250T, MPFS160T, and MPFS095T devices with available package combinations.
Figure 1-1. PolarFire SoC FPGA MPFS460T-FCG1152 I/O Bank Locations

PolarFire SoC FPGA
MPFS460T
FCG1152

- HSIO
- JTAG/Fixed IO
- MSSIO
- GPIO
- XCVR
Figure 1-2. PolarFire SoC FPGA MPFS250T-FCG1152 I/O Bank Locations

PolarFire SoC FPGA
MPFS250T
FCG1152

Packaging Overview

© 2021 Microchip Technology Inc.
User Guide
DS60001692B-page 5
### Figure 1-3. PolarFire SoC FPGA MPFS250T-FCVG784 I/O Bank Locations

<table>
<thead>
<tr>
<th>SW</th>
<th>Bank-1 GPIO</th>
<th>Bank-3 JTAG/DEDIO</th>
<th>Bank-1 GPIO</th>
<th>Bank-9 GPIO</th>
<th>SE</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Bank 7 GPIO</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Bank-2 MSSIO</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Bank-4 MSSIO</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Bank-5 MSSIO</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>NW</td>
<td>Bank-6 MSS_DDR</td>
<td>Bank-8 HSIO</td>
<td>Bank-0 HSIO</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>WEST</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**PolarFire SoC FPGA**
**MPFS250T**
**FCVG784**

Legend:
- **HSIO**
- **JTAG/Fixed IO**
- **MSSIO**
- **GPIO**
- **XCVR**

North
South
Figure 1-4. PolarFire SoC FPGA MPFS250T-FCSG536 I/O Bank Locations

<table>
<thead>
<tr>
<th>Bank</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>GPIO</td>
</tr>
<tr>
<td>1</td>
<td>JTAG/DEDIO</td>
</tr>
<tr>
<td>2</td>
<td>GPIO</td>
</tr>
<tr>
<td>3</td>
<td>GPIO</td>
</tr>
<tr>
<td>4</td>
<td>MSSIO</td>
</tr>
<tr>
<td>5</td>
<td>MSSIO</td>
</tr>
<tr>
<td>6</td>
<td>MSS_DDR</td>
</tr>
<tr>
<td>7</td>
<td>MSS_DDR</td>
</tr>
<tr>
<td>8</td>
<td>VDDI and VDDAUX power pins connected to Bank 1 VDDI and VDDAUX power pins, respectively within the package substrate for pin migration compatibility.</td>
</tr>
</tbody>
</table>

**Note:** Bank 9 VDDI and VDDAUX power pins are connected to Bank 1 VDDI and VDDAUX power pins, respectively within the package substrate for pin migration compatibility.
Figure 1-5. PolarFire SoC FPGA MPFS250T-FCVG484 I/O Bank Locations

Note: Bank 9 VDDI and VDDAUX power pins are connected to Bank 1 VDDI and VDDAUX power pins, respectively within the package substrate for pin migration compatibility.
Figure 1-6. PolarFire SoC FPGA MPFS160T-FCVG484 I/O Bank Locations

PolarFire SoC FPGA MPFS160T FCVG484

Note: Bank 9 VDDI and VDDAUX power pins are connected to Bank 1 VDDI and VDDAUX power pins, respectively within the package substrate for pin migration compatibility.
1.2 Packaging Pin Assignment

PolarFire SoC Packaging Pin Assignment Table (PPAT) contains information about recommended DDR pinouts, PCIe capability for XCVR-0, DDR lane information for I/O CDR, and generic IOD interface pin placement.

1.3 Pin Descriptions

PolarFire SoC devices have user I/O (GPIO/HSIO) pins, dedicated I/O bank pins, memory interface, XCVR interface, clocking pins, and supply pins.

1.3.1 User I/O

PolarFire SoC FPGA I/Os are paired up to meet the differential I/O standards and grouped into lanes of 12 buffers with a lane controller for memory interfaces. For more information about the memory controller, see UG0906: PolarFire SoC FPGA DDR Memory Controller User Guide.

There are two types of I/O buffers—HSIO and GPIO. HSIO is optimized for 1.2 Gbps (DDR4) operation with operating supplies between 1.1 V and 1.8 V. GPIO buffers support a wider range of I/O interfaces with speeds of up to 1066 Mbps when using single-ended standards and 1.25 Gbps when using differential standards, and operating
supplies ranging from 1.2 V to 3.3 V. GPIO supports multiple standards, including 3.3 V with an integrated Clock Data Recovery (CDR) to high-speed serial interfaces such as 1Gbe.

Each PolarFire SoC FPGA user I/O uses a IOxyBz naming convention, where:

- IO = The type of I/O.
- x = The I/O pair number in Bank z.
- y = P (positive) or N (negative). In Single-Ended mode, the I/O pair operates as two separate I/O—P and N. Differential mode is implemented with a fixed I/O pair and cannot be split with an adjacent I/O.
- B = Bank (see note in 1.3.1.1 Supported I/O Features).
- z = Bank number.

GPIOxyBz and HSIOxyBz are bi-directional user I/O pins that are capable of differential signaling.

1.3.1.1 Supported I/O Features

The following table lists the I/O features supported on HSIO and GPIO.

<table>
<thead>
<tr>
<th>I/O Feature</th>
<th>HSIO</th>
<th>GPIO</th>
<th>Additional Information</th>
</tr>
</thead>
<tbody>
<tr>
<td>Programmable on/off clamp</td>
<td>—</td>
<td>Yes</td>
<td>—</td>
</tr>
<tr>
<td>Hot-plug</td>
<td>—</td>
<td>Yes</td>
<td>—</td>
</tr>
<tr>
<td>Cold sparing</td>
<td>Yes¹</td>
<td>Yes</td>
<td>—</td>
</tr>
<tr>
<td>True differential output driver</td>
<td>—</td>
<td>Yes</td>
<td>—</td>
</tr>
<tr>
<td>Programmable on/off 100 Ω differential termination</td>
<td>—</td>
<td>Yes</td>
<td>—</td>
</tr>
<tr>
<td>PVT-compensated output drive</td>
<td>Yes</td>
<td>Yes</td>
<td>—</td>
</tr>
<tr>
<td>Programmable slew control</td>
<td>—</td>
<td>Yes</td>
<td>—</td>
</tr>
<tr>
<td>PVT compensated slew control</td>
<td>Yes</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Programmable input hysteresis</td>
<td>Yes</td>
<td>Yes</td>
<td>—</td>
</tr>
<tr>
<td>Mobile Industry Processor Interface (MIPI) (input)</td>
<td>—</td>
<td>Yes</td>
<td>High-speed and low-power</td>
</tr>
<tr>
<td>MIPI (output)</td>
<td>—</td>
<td>Yes</td>
<td>High-speed</td>
</tr>
</tbody>
</table>

**Note:** 1. HSIO is pseudo-cold spare that is, it requires the spare device to have its HSIO VDDI banks powered-up to prevent I/O leakage through the ESD diodes.

1.3.2 MSS I/Os

The PolarFire SoC family offers the industry’s first RISC-V based SoC FPGAs. The PolarFire SoC family combines a powerful 64-bit 5x core RISC-V Microprocessor Sub-System (MSS) with the FPGA fabric in a single device. Packed with this powerful combination, PolarFire SoC devices offer the scalable features of FPGAs and high-performance of ASICs. Only the FPGA fabric resources vary but the MSS remains the same across PolarFire SoC device variants, making these devices ideal for many applications.
There are 38 MSS I/Os that can be configured using the Libero® SoC software to interface with various peripherals. See PolarFire SoC Packaging Pin Assignment Table for the pinout information of the MSS pins. The pinout provides multiple options on where the MSS peripherals can be connected. The following interfaces are configured using the software.

- CAN Controller (x2)
- I2C (x2)
- MMUART (x5)
- SPI (x2)
- Quad SPI with XIP
- Gigabit Ethernet MAC (GEM x2)
- eMMC SD/SDIO
- Universal Serial Bus OTG Controller (USB)
- DDR Controller
- GPIO

### 1.3.3 Supply Pins

The following table lists multiple power supply pins required for proper device operation. For more information about unused conditions and power sequence, see UG0901: PolarFire SoC FPGA Board Design Guidelines User Guide.
<table>
<thead>
<tr>
<th>Name</th>
<th>Description</th>
<th>Operating Voltage</th>
</tr>
</thead>
<tbody>
<tr>
<td>XCVR_VREF</td>
<td>Voltage reference for transceiver</td>
<td>0.9 V/1.25 V</td>
</tr>
<tr>
<td>VDD_XCVR_CLK</td>
<td>Power for transceiver reference clock input buffers</td>
<td>2.5 V/3.3 V</td>
</tr>
<tr>
<td>VDDA25</td>
<td>Transceiver PLL power</td>
<td>2.5 V</td>
</tr>
<tr>
<td>VDDA</td>
<td>Power for transceiver Tx and Rx lanes 0, 1, 2, and 3</td>
<td>1.0 V/1.05 V</td>
</tr>
<tr>
<td>VSS</td>
<td>Core digital ground</td>
<td>NA</td>
</tr>
<tr>
<td>VDD</td>
<td>Device core digital supply</td>
<td>1.0 V/1.05 V</td>
</tr>
<tr>
<td>VDDIx (JTAG Bank)</td>
<td>Supply for I/O circuits in a bank</td>
<td>1.8 V/2.5 V/3.3 V</td>
</tr>
<tr>
<td>VDDIx (GPIO Banks)</td>
<td>Supply for I/O circuits in a bank</td>
<td>1.2 V/1.5 V/1.8 V/2.5 V/3.3 V</td>
</tr>
<tr>
<td>VDDIx (MSSIO Banks)</td>
<td>Supply for MSS I/O circuits in a bank</td>
<td>1.2 V/1.5 V/1.8 V/2.5 V/3.3 V</td>
</tr>
<tr>
<td>VDDIx (MSS SGMII Banks)</td>
<td>Supply for MSS SGMII circuits in a bank</td>
<td>2.5 V/3.3 V</td>
</tr>
<tr>
<td>VDDIx (MSS DDR Bank)</td>
<td>Supply for MSS DDR circuits in a bank</td>
<td>1.2 V/1.5 V/1.8 V</td>
</tr>
<tr>
<td>VDDIx (HSIO Banks)</td>
<td>Supply for HSIO I/O circuits in a bank</td>
<td>1.2 V/1.5 V/1.8 V</td>
</tr>
</tbody>
</table>

1.3.3.1 Packaging Decoupling Capacitors

PolarFire SoC 0.8 mm and 1.0 mm pitch packages contain decoupling capacitors to support high-speed I/O operation.

Small, low-profile CSP packages (0.5 mm ball pitch, 16 mm × 16 mm, and smaller) do not have package decoupling capacitors.

The following table lists the packaging decoupling capacitors contained in non-CSP packages.

<table>
<thead>
<tr>
<th>Supply Name</th>
<th>Bank No./IO Type</th>
<th>Capacitor Rating</th>
<th>FC1152, 35 x 35 mm, 1.0 mm</th>
<th>FC784, 23 x 23 mm, 0.8 mm</th>
<th>FCV484, 19 x 19 mm, 0.8 mm</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDDA</td>
<td>SERDES Power</td>
<td>4.7 nF</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>VDDA</td>
<td>SERDES Power</td>
<td>2.2 nF</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>VDDA</td>
<td>SERDES Power</td>
<td>1.5 nF</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>VDDA</td>
<td>SERDES Power</td>
<td>1.0 nF</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>VDDI0</td>
<td>Bank 0/HSIO Bank Power</td>
<td>1.0 µF</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>VDDI8</td>
<td>Bank 8/HSIO Bank Power</td>
<td>1.0 µF</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>VDDI6</td>
<td>Bank 6/HSIO - DDR Bank Power</td>
<td>1.0 µF</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>VDD18</td>
<td>HSIO/MSS_DDR Input Power</td>
<td>1.0 µF</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>VDDI1</td>
<td>Bank 1/GPIO Bank Power</td>
<td>1.0 µF</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>
### 1.3.4 Memory Interface

Valid locations for DDR memory interfaces are shown in *PolarFire SoC Packaging Pin Assignment Table*. By using Libero SoC, all individual DDR interface pins are identified from the DDR macro. For more information about the memory interface, see *UG0906: PolarFire SoC FPGA DDR Memory Controller User Guide*.

### 1.3.5 DDR Interface

The DDR subsystems are hardened ASIC blocks for interfacing the LPDDR3, LPDDR4, DDR3, and DDR4 memories. It supports 16-bit, 32-bit, and 64-bit data bus width modes with ECC support. The DDRIO uses fixed impedance calibration for different drive strengths. These values are programmed using Libero SoC software for the selected I/O standard. The values are fed to the pull-up or pull-down reference network to match the impedance with an external resistor. For more information about DDR signals, see *UG0906: PolarFire SoC FPGA DDR Memory Controller User Guide*.

### 1.3.6 Clocking Pins

CCC blocks, located at each corner of the PolarFire SoC FPGAs, contain two PLLs and two DLLs that provide flexible on-chip and off-chip clock management and synthesis capabilities. CCCs are labeled according to their locations in the core. For example, the CCC located in the northeast corner is labeled as CCC_NE. For more information about clocking pins, see *UG0913: PolarFire SoC FPGA Clocking Resources User Guide*.

Preferred clock inputs (CLKIN) are located on three sides of the device, with eight preferred clock inputs on the west side, twelve on the north side, and either 12 or 16 inputs on the south side, depending on the package. For more information about clocking pin names, descriptions, and operating voltages, see Table 1-3

### 1.3.7 Dedicated I/O Bank Pins

JTAG, SPI, and DEVRST_N signals share the same Bank 3 supply and are not directly available to the fabric. SPI IOs are, however, dynamically switched over to be used by the fabric whenever the PolarFire SoC controller is not using them. Dedicated I/O bank supplies must be powered up higher than their operational threshold and enabled before the PolarFire SoC controller negates the main power-on reset to the fabric. Table 1-5, Table 1-6, and Table 1-7

---

### Capacitor Specifications

<table>
<thead>
<tr>
<th>Supply Name</th>
<th>Bank No./IO Type</th>
<th>Capacitor Rating</th>
<th>MPFS 450T</th>
<th>MPFS 250T</th>
<th>MPFS 250T</th>
<th>MPFS 150T</th>
<th>MPFS 095T</th>
<th>MPFS 250T</th>
<th>MPF S150</th>
<th>MPF S095</th>
<th>MPF S025</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD9</td>
<td>Bank 9/GPIO Bank Power</td>
<td>1.0 µF</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>VDD7</td>
<td>Bank 7/GPIO Bank Power</td>
<td>1.0 µF</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>VDD2</td>
<td>Bank 2/MSSIO Bank Power</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>VDD4</td>
<td>Bank 4/MSSIO Bank Power</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>VDD6</td>
<td>Bank-5/MSS SGMII Bank Power, Pre-Driver</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>VDD5</td>
<td>PGM, PLL Power</td>
<td>1.0 µF</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>VDD25</td>
<td>Core Power</td>
<td>2.2 µF</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td><strong>Total Number of Capacitors</strong></td>
<td></td>
<td></td>
<td>13</td>
<td>13</td>
<td>13</td>
<td>13</td>
<td>13</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>2</td>
</tr>
</tbody>
</table>

**Note:** FCSG536 and FCSG325 do not have package capacitors.
list the JTAG, SPI, and DEVRST_N pin names and descriptions. Libero configures unused user I/O as input buffer disabled, and output buffer tri-stated with weak pull-up.

For more information about unused conditions and power sequence, see UG0901: PolarFire SoC FPGA Board Design Guidelines User Guide.

The JTAG bank voltages can be set to operate at 1.8 V, 2.5 V, or 3.3 V. The following table lists the JTAG pins.

**Table 1-5. JTAG Pins**

<table>
<thead>
<tr>
<th>Pin Names</th>
<th>Direction</th>
<th>Weak Pull-Up/Unused Condition</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TMS</td>
<td>Input</td>
<td>Yes/DNC</td>
<td>JTAG test mode select</td>
</tr>
<tr>
<td>TRSTB</td>
<td>Input</td>
<td>Yes¹</td>
<td>JTAG test reset. Must be held low during device operation</td>
</tr>
<tr>
<td>TDI</td>
<td>Input</td>
<td>Yes/DNC</td>
<td>JTAG test data in In ATPG or Test mode, when using a 4-bit TDI bus, this I/O is used as TDI[0]</td>
</tr>
<tr>
<td>TCK</td>
<td>Input</td>
<td>No²</td>
<td>JTAG test clock</td>
</tr>
<tr>
<td>TDO</td>
<td>Output</td>
<td>No/DNC</td>
<td>JTAG test data out</td>
</tr>
</tbody>
</table>

**Note:** 1. If TRSTB is unused and in the Avionics mode, either an external 1 kW pull-down resistor should be connected to it, to override the weak internal pull-up or it should be driven low from the external source.

**Note:** 2. In unused condition, must be connected to VSS through 10 kW resistor.

**Table 1-6. Device Reset Pins**

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Weak Pull-up</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DEVRST_N</td>
<td>Input</td>
<td>22 kΩ</td>
<td>Device reset (asserted low)</td>
</tr>
</tbody>
</table>

**Table 1-7. SPI Interface Pins**

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCK</td>
<td>Bi-directional</td>
<td>SPI clock</td>
</tr>
<tr>
<td>SS</td>
<td>Bi-directional</td>
<td>SPI slave select</td>
</tr>
<tr>
<td>SDI</td>
<td>Input</td>
<td>SDI input for the shared SPI interface</td>
</tr>
<tr>
<td>SDO</td>
<td>Output</td>
<td>SDO output for the shared SPI interface</td>
</tr>
<tr>
<td>SPI_EN</td>
<td>Input</td>
<td>Pulled up or down through a resistor or driven dynamically from an external source to enable or tri-state the SPI I/O</td>
</tr>
<tr>
<td>IO_CFG_INTF</td>
<td>Input</td>
<td>Pulled up or down through a resistor or driven dynamically from an external source to indicate whether the shared SPI interface is a master or a slave. Dedicated to the system controller. 0: SPI slave interface 1: SPI master interface</td>
</tr>
</tbody>
</table>

**Table 1-8. Special Pins**

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>NC</td>
<td>—</td>
<td>No connect pin. This pin indicates that it is not connected within the circuitry. NC pins can be driven by any voltage or can be left floating with no effect on the operation of the device.</td>
</tr>
</tbody>
</table>
.........continued

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DNC</td>
<td>—</td>
<td>Do not connect pin. DNC pins must not be connected to any signal on the PCB, and they must be left unconnected.</td>
</tr>
<tr>
<td>LPRB_A</td>
<td>Output</td>
<td>Specifies an internal signal for probing (oscilloscope-like feature). The two live probe I/O cells function as either of the following: – Live probe – User I/O (HSIO)</td>
</tr>
<tr>
<td>LPRB_B</td>
<td>Output</td>
<td></td>
</tr>
<tr>
<td>FF_EXIT_N</td>
<td>Input</td>
<td>Reserved</td>
</tr>
<tr>
<td>Shield Signal</td>
<td>Output</td>
<td>Shield signal is required for each DDR data byte signal. It must be driven with maximum drive strength to improve the signal integrity.</td>
</tr>
</tbody>
</table>

### 1.3.8 XCVR Interface

The transceiver I/O available in the PolarFire SoC devices are dedicated for high-speed serial communication protocols. Libero defined DNC pins are pulled up internally when not used in the Libero design.

For more information about unused conditions and power sequence, see UG0901: PolarFire SoC FPGA Board Design Guidelines User Guide.

The following table lists the XCVR Interface pins and descriptions.

**Table 1-9. XCVR Interface Pins**

<table>
<thead>
<tr>
<th>Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>XCVR_xy_REFCLK_P</td>
<td>Input</td>
<td>Differential serial reference clock. xy - location x - transceiver number (0, 1, 2, 3) y - lane number (0, 1, 2, 3)</td>
</tr>
<tr>
<td>XCVR_xy_REFCLK_N</td>
<td></td>
<td></td>
</tr>
<tr>
<td>XCVR_x_TXy_P</td>
<td>Output</td>
<td>Differential serial transmit pins. x - transceiver number (0, 1, 2, 3) y - lane number (0, 1, 2, 3)</td>
</tr>
<tr>
<td>XCVR_x_TXy_N</td>
<td></td>
<td></td>
</tr>
<tr>
<td>XCVR_x_RXy_P</td>
<td>Input</td>
<td>Differential serial receive pins. x - transceiver number (0, 1, 2, 3) y - lane number (0, 1, 2, 3)</td>
</tr>
<tr>
<td>XCVR_x_RXy_N</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### 1.4 Package Pinouts

For more information about the pinout, see PolarFire SoC Packaging Pin Assignment Table.

### 1.5 Mechanical Drawings

The following illustrations show the top, bottom, and side views, and dimensions for the PolarFire SoC FPGAs.
Figure 1-9. MPFS460T/MPFS250T-FCG1152 Package Top-View and Side-View
Figure 1-10. MPFS460T/MPFS250T-FCG1152 Package Bottom-View

A1 BALLPAD CORNER

1.00

(1.00)

BOTTOM VIEW
1152 SOLDER BALLS

© 2021 Microchip Technology Inc.
User Guide
DS60001692B-page 18
Figure 1-11. MPFS250T-MPFS160T-MPFS095T-FCVG784 Package Top-View and Side-View

TOP VIEW

SIDE VIEW
Figure 1-12. MPFS250T-MPFS160T-MPFS095T-FCVG784 Package Bottom-View

A1 BALLPAD CORNER

BOTTOM VIEW
784 SOLDER BALLS
Figure 1-13. MPFS250T/MPFS160T/MPFS095T/MPFS025T - FCVG484 Package Top-View and Side-View

TOP VIEW

SIDE VIEW
Figure 1-15. MPFS250T/MPFS160T/MPFS095T-FCSG536 Package Top-View and Side-View

TOP VIEW

SIDE VIEW
The following table lists the PolarFire SoC FPGAs Package description and specification.

**Table 1-10. PolarFire SoC FPGAs Package Information**

<table>
<thead>
<tr>
<th>Package</th>
<th>Description</th>
<th>Package Specifications</th>
</tr>
</thead>
<tbody>
<tr>
<td>MPFS460T-FCG1152</td>
<td>Flip-chip with lid</td>
<td>BGA - 35 x 35</td>
</tr>
<tr>
<td>MPFS250T-FCG1152</td>
<td>Flip-chip with lid</td>
<td>BGA - 35 x 35</td>
</tr>
<tr>
<td>MPFS250T-FCVG784</td>
<td>Flip-chip with lid</td>
<td>BGA - 35 x 35</td>
</tr>
<tr>
<td>MPFS160T-FCVG784</td>
<td>Flip-chip with lid</td>
<td>BGA - 35 x 35</td>
</tr>
<tr>
<td>MPFS095T-FCVG784</td>
<td>Flip-chip with lid</td>
<td>BGA - 35 x 35</td>
</tr>
<tr>
<td>Package</td>
<td>Description</td>
<td>Package Specifications</td>
</tr>
<tr>
<td>-------------</td>
<td>---------------------</td>
<td>------------------------</td>
</tr>
<tr>
<td></td>
<td>Package type</td>
<td>Pitch (mm)</td>
</tr>
<tr>
<td>MPFS250T-FCVG484</td>
<td>Flip-chip with lid</td>
<td>BGA</td>
</tr>
<tr>
<td>MPFS160T-FCVG484</td>
<td>Flip-chip with lid</td>
<td>BGA</td>
</tr>
<tr>
<td>MPFS095T-FCVG484</td>
<td>Flip-chip with lid</td>
<td>BGA</td>
</tr>
<tr>
<td>MPFS250T-FCSG536</td>
<td>—</td>
<td>BGA</td>
</tr>
<tr>
<td>MPFS160T-FCSG536</td>
<td>—</td>
<td>BGA</td>
</tr>
<tr>
<td>MPFS095T-FCSG536</td>
<td>—</td>
<td>BGA</td>
</tr>
</tbody>
</table>
2. Package Material Information

The following table lists the PolarFire SoC ball grid array RoHS packages.

Table 2-1. PolarFire SoC Ball Grid Array RoHS Packages

<table>
<thead>
<tr>
<th>Package Balls</th>
<th>FCG1152</th>
<th>FCVG784</th>
<th>FCVG484</th>
<th>FCSG536</th>
</tr>
</thead>
<tbody>
<tr>
<td>Package Pitch</td>
<td>1 mm</td>
<td>1 mm</td>
<td>0.8 mm</td>
<td>1 mm</td>
</tr>
<tr>
<td>Substrate Material</td>
<td>Epoxy Glass</td>
<td>Epoxy Glass</td>
<td>Epoxy Glass</td>
<td>Epoxy Glass</td>
</tr>
<tr>
<td>Solder Ball Composition RoHS</td>
<td>SAC305</td>
<td>SAC305</td>
<td>SAC305</td>
<td>SAC305</td>
</tr>
<tr>
<td>Solder Bump Material</td>
<td>Sn98.2/Ag1.8</td>
<td>Sn98.2/Ag1.8</td>
<td>Sn98.2/Ag1.8</td>
<td>Copper + SnAg</td>
</tr>
</tbody>
</table>

Note: For all flip-chip BGA packages—Only FCG1152 and FCSG536 are not vented. FCVG784 and FCVG484 are vented.
3. **Thermal Specifications**

   To be updated.
4. Package Marking
To be updated.
5. Packing and Shipping

The PolarFire SoC series devices are packed in trays, which are used to pack most of the Microchip surface-mount devices. Trays provide excellent protection from mechanical damage. In addition, they are manufactured using the anti-static material to provide limited protection against ESD damage.

Table 5-1. Standard Device Counts per Tray and Carton

<table>
<thead>
<tr>
<th>Package</th>
<th>Maximum Number of Devices per Tray</th>
<th>Maximum Number of Trays per Stack</th>
<th>Maximum Number of Units per Inner Carton</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCG1152</td>
<td>TBD</td>
<td>TBD</td>
<td>TBD</td>
</tr>
<tr>
<td>FCVG784</td>
<td>TBD</td>
<td>TBD</td>
<td>TBD</td>
</tr>
<tr>
<td>FCVG484</td>
<td>TBD</td>
<td>TBD</td>
<td>TBD</td>
</tr>
<tr>
<td>FCSG536</td>
<td>TBD</td>
<td>TBD</td>
<td>TBD</td>
</tr>
</tbody>
</table>
6. **Thermal Management**

Microchip PolarFire SoC FPGAs are offered in lidded flip-chip BGA (FCBGA) format. Lidded FCBGA features a controlled bond-line thermal interface material (TIM) thickness that reduces the thermal resistance (Theta-JC) between the junction and the externally applied thermal solution. The lid or heat spreader also spreads the heat away from the die to the package perimeter and to the printed circuit board.

Optimized package electrical performance with multiple power and ground planes to take care of signal return paths, and dense core via under the die to improve power delivery adds benefit in dissipating heat through the bottom of the package and to the board.

PolarFire SoC FPGAs in FCVG484 are also available in bare-die FCBGA. Bare-die flip-chip BGA produces the lowest possible thermal resistance (Theta-JC) between the junction and any externally applied thermal solution.

**Figure 6-1. Heat Spreader with Thermal Interface Material**

6.1 **System Level Heat Sink Solutions**

The use of external heat sinks, component placement in the PCB, and air flow in the system depends on the physical and mechanical limitations of the system. A system level thermal design engineer must understand these limitations and device capabilities to effectively manage the complete thermal strategy.
7. **Thermal Interface Material**

When using external heat sinks, a suitable thermal interface material must be considered to effectively transfer the heat from the component to the heat sink, and eventually to the environment.

For bare-die flip-chip BGAs, the surface of the silicon contacts the heat sink. For lidded flip-chip BGAs, the lid contacts the heat sink. The surface size of the bare-die flip-chip BGAs and lidded flip-chip BGAs are different. Microchip recommends a different type of thermal material for long-term use with each type of flip-chip BGA's package.

For lidded flip-chip BGAs, the lid contacts the external heat sink while bare-die flip-chip BGAs, the surface of the silicon contacts the external heat sink. The surface areas of lidded flip-chip BGAs and bare-die flip-chip BGAs are different. The system level thermal design engineer must choose the appropriate TIM to be used.

Thermal interface material is required because the surfaces of the PolarFire SoC package and the heat sinks base are not smooth. The surface roughness reduces the effective contact area between the package and the heat sinks base. The insulating air gaps created by voids between contacting surfaces are too large. The thermal interface materials fill these gaps and allow an effective conductive transfer of heat from the package to the external heat sink.

The selection of the appropriate thermal interface material is critical to ensure the lowest thermal contact resistance. One must consider the thermal conductivity of the TIM:

- The flatness of the surface contact areas
- The applied pressure on the thermal interface material
- The total thermal contact area.

In addition to thermal performance, TIMs are selected based on the ease of use in assembly and long-term reliability.

7.1 **Heat Sink Attachments**

There are six main methods for heat sink attachment. The following table lists their advantages and disadvantages.

- Thermal tape
- Thermally conductive adhesive
- Wire form Z-clips
- Plastic clip-ons
- Threaded stand-offs (PEMs) and compression springs
- Push-pins and compression springs
- Thermal compound (also called as thermal gel, thermal grease, thermal paste, heat-sink paste, or heat-sink compound)
8. **Heat Sink Removal Procedure**

The heat spreader on the package provides mechanical protection for the die and serves as the primary heat dissipation path. It is attached with an epoxy adhesive to provide the necessary adhesion strength to hold the package together. For an application in which an external heat sink subjects the lid adhesion joint to continuous tension or shear, extra support might be required.

If the removal of an attached external heat sink subjects the joint to tension, torque, or shear, care should be exercised to ensure that the lid itself does not come off. In such cases, it is recommended to use a small metal blade or metal wire to break the lid to heat sink joint from the corners and carefully pry the heat sink off. The initial cut should reach far enough so the blade has leverage to exert upward pressure against the heat sink. Contact the heat sink and heat sink adhesive manufacturer for more specific recommendations on heat sink removal.
9. Recommended PCB Design Rules for BGA Packages

Microchip provides the diameter of a land pad on the package side. This information is required before starting the board layout so the board pads can be designed to match the component-side land geometry. The typical values of these land pads are shown in the following figure and summarized in Table 9-1. For Microchip BGA packages, Non-Solder Mask Defined (NSMD) pads on the board are suggested to allow a clearance between the land metal (diameter) and the solder mask opening (diameter) as shown in the following figure.

The space between the NSMD pad and the solder mask, the actual signal trace widths, and via dimensions depend on the capability of the PCB vendor. The cost of the PCB is higher when the line width and spaces are smaller.

Figure 9-1. Ball and Via Dimensions

Table 9-1. Recommended PCB Design Rules

<table>
<thead>
<tr>
<th>Design Rule for Packages</th>
<th>0.8 mm Pitch</th>
<th>1.0 mm Pitch</th>
<th>0.5 mm Pitch</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCVG</td>
<td>FCG</td>
<td>FCSG</td>
<td></td>
</tr>
<tr>
<td>Ball Pad diameter</td>
<td>0.5 mm</td>
<td>0.6 mm</td>
<td>0.35 mm</td>
</tr>
<tr>
<td>Ball Pad opening</td>
<td>0.4 mm</td>
<td>0.5 mm</td>
<td>0.275 mm</td>
</tr>
<tr>
<td>Solder Ball pitch</td>
<td>0.8 mm</td>
<td>1.00 mm</td>
<td>0.50 mm</td>
</tr>
<tr>
<td>Line width between via and solder land</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Distance between via and solder land</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Via finished hole diameter</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Via plating diameter</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

Note: For more information about package fanout, see PolarFire SoC FPGA Package Fanout Application Note (yet to be published).
### Moisture Sensitive Level (MSL)

The following table lists MSL of Microchip PolarFire SoC packages. For more information about solder re-flow guidelines for Sn/Pb and Pb-free, see [https://www.microsemi.com/company/quality/soldering-profiles](https://www.microsemi.com/company/quality/soldering-profiles).

<table>
<thead>
<tr>
<th>Package</th>
<th>MSL</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCG1152</td>
<td>4</td>
</tr>
<tr>
<td>FCVG784</td>
<td>4</td>
</tr>
<tr>
<td>FCVG484</td>
<td>4</td>
</tr>
<tr>
<td>FCSG536</td>
<td>3</td>
</tr>
</tbody>
</table>
11. Revision History
The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most—current publication.

11.1 Revision B
The following is a summary of the changes made in revision B of this document.
- Updated Table 1-1
- Updated 1.3.1.1 Supported I/O Features
- Updated Table 1-4
- Updated Table 1-5
- Updated 1.5 Mechanical Drawings
- Updated Table 1-10
- Updated Table 2-1
- Updated Table 9-1
- Updated Table 10-1

11.2 Revision A
The following is a summary of the changes made in revision A of this document.
- Updated Table 1-1
- Updated Table 1-2
- Updated Table 1-3
- Updated Table 1-6

11.3 Revision 2.0
The following is a summary of the changes made in revision 2.0 of this document.
- Updated 1.3.2 MSS I/Os. Added refer to PolarFire SoC Packaging Pin Assignment Table for the pin out information for the MSS pins.
- Deleted Unused Condition columns from all the details. Added refer to UG0901: PolarFire SoC FPGA Board Design Guidelines User Guide.
- Added LPDDR4 memory in 1.3.5 DDR Interface.

11.4 Revision 1.0
The first publication of this document.
The Microchip Website

Microchip provides online support via our website at www.microchip.com/. This website is used to make files and information easily available to customers. Some of the content available includes:

- **Product Support** – Data sheets and errata, application notes and sample programs, design resources, user’s guides and hardware support documents, latest software releases and archived software
- **General Technical Support** – Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing
- **Business of Microchip** – Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

Product Change Notification Service

Microchip’s product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to www.microchip.com/pcn and follow the registration instructions.

Customer Support

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Embedded Solutions Engineer (ESE)
- Technical Support

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document.

Technical support is available through the website at: www.microchip.com/support

Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods being used in attempts to breach the code protection features of the Microchip devices. We believe that these methods require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Attempts to breach these code protection features, most likely, cannot be accomplished without violating Microchip’s intellectual property rights.
- Microchip is willing to work with any customer who is concerned about the integrity of its code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is “unbreakable.” Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.
Legal Notice

Information contained in this publication is provided for the sole purpose of designing with and using Microchip products. Information regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.


SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2021, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Quality Management System

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.
# Worldwide Sales and Service

<table>
<thead>
<tr>
<th>AMERICAS</th>
<th>ASIA/PACIFIC</th>
<th>ASIA/PACIFIC</th>
<th>EUROPE</th>
</tr>
</thead>
</table>
| **Corporate Office**  
2355 West Chandler Blvd.  
Chandler, AZ 85224-6199  
Tel: 480-792-7200  
Fax: 480-792-7277  
Technical Support:  
[www.microchip.com/support](http://www.microchip.com/support)  
Web Address:  
[www.microchip.com](http://www.microchip.com) | **Australia - Sydney**  
Tel: 61-2-9868-6733  
**China - Beijing**  
Tel: 86-10-8569-7000  
**China - Chengdu**  
Tel: 86-28-8665-5511  
**China - Chongqing**  
Tel: 86-23-8980-9588  
**China - Dongguan**  
Tel: 86-769-8702-9880  
**China - Guangzhou**  
Tel: 86-20-8755-8029  
**China - Hangzhou**  
Tel: 86-571-8792-8115  
**China - Hong Kong SAR**  
Tel: 852-2943-5100  
**China - Nanjing**  
Tel: 86-25-8473-2460  
**China - Qingdao**  
Tel: 86-532-8502-7355  
**China - Shanghai**  
Tel: 86-21-3326-8000  
**China - Shenyang**  
Tel: 86-24-2334-2829  
**China - Shenzhen**  
Tel: 86-755-8864-2200  
**China - Suzhou**  
Tel: 86-186-6233-1526  
**China - Wuhan**  
Tel: 86-27-5980-5300  
**China - Xian**  
Tel: 86-29-8833-7252  
**China - Xiamen**  
Tel: 86-952-2388138  
**China - Zhuhai**  
Tel: 86-755-3210040 | **India - Bangalore**  
Tel: 91-80-3090-4444  
**India - New Delhi**  
Tel: 91-11-4160-8631  
**India - Pune**  
Tel: 91-20-4121-0141  
**Japan - Osaka**  
Tel: 81-3-6152-7160  
**Japan - Tokyo**  
Tel: 81-3-6880-3770  
**Korea - Daegu**  
Tel: 82-53-744-4301  
**Korea - Seoul**  
Tel: 82-2-554-7200  
**Malaysia - Kuala Lumpur**  
Tel: 60-3-7651-7906  
**Malaysia - Penang**  
Tel: 60-4-227-8870  
**Philippines - Manila**  
Tel: 63-2-634-9065  
**Singapore**  
Tel: 65-6334-8870  
**Taiwan - Hsin Chu**  
Tel: 886-3-577-8366  
**Taiwan - Kaohsiung**  
Tel: 886-7-213-7830  
**Taiwan - Taipei**  
Tel: 886-2-2508-8600  
**Thailand - Bangkok**  
Tel: 66-2-694-1351  
**Vietnam - Ho Chi Minh**  
Tel: 84-28-5448-2100 | **Austria - Wels**  
Tel: 43-7242-2244-39  
Fax: 43-7242-2244-393  
**Denmark - Copenhagen**  
Tel: 45-4485-5910  
Fax: 45-4485-2829  
**Finland - Espoo**  
Tel: 358-9-4520-820  
**France - Paris**  
Tel: 33-1-69-53-63-20  
Fax: 33-1-69-30-90-79  
**Germany - Garching**  
Tel: 49-89-31-9700  
**Germany - Haan**  
Tel: 49-2129-3766400  
**Germany - Heilbronn**  
Tel: 49-7131-72400  
**Germany - Karlsruhe**  
Tel: 49-721-625370  
**Germany - Munich**  
Tel: 49-89-627-144-0  
Fax: 49-89-627-144-44  
**Germany - Rosenheim**  
Tel: 49-8031-354-560  
**Israel - Ra'anana**  
Tel: 972-9-744-7705  
**Italy - Milan**  
Tel: 39-033-742-611  
Fax: 39-033-4667811  
**Italy - Padova**  
Tel: 39-049-7625286  
**Netherlands - Drunen**  
Tel: 31-416-690399  
Fax: 31-416-690340  
**Norway - Trondheim**  
Tel: 47-72884388  
**Poland - Warsaw**  
Tel: 48-22-3325737  
**Romania - Bucharest**  
Tel: 40-21-407-87-50  
**Spain - Madrid**  
Tel: 34-91-708-08-90  
Fax: 34-91-708-08-91  
**Sweden - Gothenberg**  
Tel: 46-31-704-60-40  
**Sweden - Stockholm**  
Tel: 46-8-5900-4654  
**UK - Wokingham**  
Tel: 44-118-921-5800  
Fax: 44-118-921-5820 |

© 2021 Microchip Technology Inc.