# Programming and Debug Tools v11.8 Service Pack 1

## **Release Notes**

10/2017







Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com

©2017 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and votes the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### About Microsemi

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions; security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, California, and has approximately 4,800 employees globally. Learn more at <u>www.microsemi.com</u>.

51300181-1/10.17



## **Revision History**

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

## **Revision 1.1**

Added Known Issues 4.11, 4.12, and 4.13.

## **Revision 1.0**

Revision 1.0 is the first publication of this document.



## Contents

|   | Revision 1.1<br>Revision 1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                 |  |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|
| 1 | Programming and Debug Tools v11.8 SP1 Release Notes5<br>About Libero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                 |  |
| 2 | <ul> <li>What's New in Programming and Debug Tools v11.8 SP1</li> <li>2.1 Software Enhancements/Changes</li> <li>2.1.1 SmartDebug Enhancements</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                                               |  |
| 3 | Resolved Issues7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                 |  |
| 4 | Known Limitations, Issues and Workarounds4.1Error Message from FlashPro Express.4.2Generate Bitstream Fails if FlashPro Profile becomes Unset4.3SmartDebug - Demo mode4.4SmartDebug – Empty Popup Window on Windows 10 operating systems4.5SmartDebug – Logical View for LSRAM/uSRAM known issues.4.6Programming and Debug Reference Manuals4.7C++ Installation Error Message4.8Antivirus Software Interaction4.9Warning Message During Bitstream Generation/Programming.4.10FlashPro3/4/5 and VPUMP4.11SPPS: Job Manager Fails when Back Level Protection is ON4.12SPI Slave Programming Fails on SmartFusion2 and IGLOO2 Devices4.13SPPS: set_hsm_params Not Updating HSM Server Address | 8<br>8<br>8<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>10<br>10 |  |
| 5 | System Requirements                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                 |  |
| 6 | Download Programming and Debug Tools Software v11.8 SP1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                 |  |



## **1** Programming and Debug Tools v11.8 SP1 Release Notes

Starting with v11.7, Microsemi introduces a new Programming and Debug Tools installer. This installer is intended for laboratory and production environments where Libero is not installed, and allows you to install the following tools:

- FlashPro/FlashPro Express
- SmartDebug Standalone
- Job Manager

All the above tools also available with the full Libero SoC v11.8 SP1 release.

Job Manager is a necessary component of Microsemi's Secure Production Programming Solution (SPPS), which enables customers to prevent overbuilding of their systems.

## **About Libero**

Microsemi Libero<sup>®</sup> System-on-Chip (SoC) design suite offers high productivity with its comprehensive, easy-to-learn, easy-to-adopt development tools for designing with Microsemi's power-efficient flash <u>FPGAs</u>, <u>SoC FPGAs</u>, and <u>rad-tolerant FPGAs</u>. The suite integrates industry-standard synthesis and simulation tools—Synopsys Synplify Pro<sup>®</sup> and Mentor Graphics ModelSim, respectively—with best-in-class constraints management, debug capabilities, and secure production programming solution.

Libero SoC v11.8 SP1 can be used for designing with Microsemi <u>RTG4</u> Rad-Tolerant FPGAs, <u>SmartFusion2</u> and <u>SmartFusion</u><sup>\*</sup> SoC FPGAs, <u>IGLOO<sup>\*</sup>2</u>, <u>IGLOO</u>, <u>ProASIC3<sup>\*</sup></u>, and <u>Fusion</u><sup>\*</sup> FPGA families.

To access datasheets, silicon user guides, tutorials, and application notes, visit <u>www.microsemi.com</u>, navigate to the relevant product family page, and click the **Documentation** tab. <u>Development Kits &</u> <u>Boards</u> are listed in the **Design Resources** tab.

See the <u>Libero SoC v11.8 SP1 Release Notes</u> for more information about the Libero SoC v11.8 SP1 release.



## 2 What's New in Programming and Debug Tools v11.8 SP1

## 2.1 Software Enhancements/Changes

Unless otherwise noted, Software Enhancements apply to all SmartFusion2, IGLOO2, and RTG4 devices.

#### 2.1.1 SmartDebug Enhancements

The following new features and enhancements are available in the Libero SoC v11.8 SP1 release.

#### Demo Mode

Demo mode allows you to experience SmartDebug features (Active Probe, Live Probe, Memory Blocks, SERDES) without connecting a board to the system running SmartDebug.

**Note:** SmartDebug demo mode is for demonstration purposes only, and does not provide the functionality of integrated mode or standalone mode.

Note: You cannot switch between demo mode and normal mode while SmartDebug is running.

#### VCD file generated during FHB step function can be opened in ModelSim

MIcrosemi supports bus names with intermittent signals added from the same bus (as in the example count\_out\_c[7:5,3:0], where count\_out\_c[4] is not included). This naming style is Microsemi-specific and is not supported in generic VCD viewers. To support generic VCD viewers, the probe name has been updated to count\_out\_c[7:0]. 'x' has been added as the data read for this bit in the generated .vcd file.

#### **Enhanced Memory Blocks sort options**

The Memory Blocks sort options have been enhanced. Sorting can be done in ascending or descending order.

#### Tooltip on Logical view and physical view in Memory Blocks tab

A tooltip has been added to the logical view and physical view in the Memory Blocks tab.

For more information, refer to the <u>SmartDebug User Guide</u>.



## **3** Resolved Issues

The following table lists the customer-reported issues resolved in Libero SoC v11.8 SP1.

| Case Number        | Descriptions                                                    |
|--------------------|-----------------------------------------------------------------|
|                    | "Insufficient device capabilities" error when trying to program |
|                    | SF bitstream to IGL2                                            |
|                    | Warning: device 'M2GL150T' : Device authentication failure:     |
|                    | Failed to validate Factory PUF ECC private key on device.       |
|                    | UEK3 is only available for G4X "S" devices only                 |
|                    | SPPS: Auto Programming shouldn't affect Programming             |
|                    | Recovery                                                        |
|                    | Fix SPI export when Fabric/eNVM are protected by UPK1           |
|                    | SmartDebug GUI should launch/come up even if there is no        |
|                    | hardware connected                                              |
| 493642-2249006892  | Enhancement Request: Memory Block should have filter option     |
|                    | Crash- Click on "select" for memory Blocks crashes SmartDebug   |
| 493642-2146230106  | Enable DAT file generation for RTG4                             |
|                    | Crash when exporting bitstream with lowercase speed grade       |
|                    | SF2/IGLOO2: DEVICE_INFO fails                                   |
| 493642-2246913738, | Removal of VPP and TEMP fields from the programming log file    |
| 493642-2260399698  |                                                                 |
|                    | FlashPro5 and VPUMP                                             |
|                    | UEK3 is only available for G4X "S" devices only                 |
|                    | SPM: Auto Programming doesn't affect Programming Recovery       |
| 493642-2263280761  | Libero export bitstream file path does not support "@"          |
| 455042-2205260/01  | character                                                       |



## 4 Known Limitations, Issues and Workarounds

Note: Unless stated otherwise, known issues from Libero SoC v11.8 also apply to Libero SoC v11.8 SP1. Review the Libero SoC v11.8 Release Notes for Known Issues in Libero v11.8 SP1.

### 4.1 Error Message from FlashPro Express

#### The error message

```
HSM operation g4GetAuthCode failed: GetAuthCode call HSM SEE failed : Error Code (16): 'Failed' - Command failed Error code #1009
```

appears during ERASE when all of the following are true:

- FlashPro Express is used for programming larger SmartFusion2/IGLOO2 devices (M2S/M2GL060, M2S/M2GL090, and M2S/M2GL150)
- Asymmetric keymodes are used along with HSM
- Programming actions are run in this sequence: PROGRAM, PROGRAM, and ERASE.

#### Workaround:

Close and open FlashPro Express again and run ERASE again.

#### 4.2 Generate Bitstream Fails if FlashPro Profile becomes Unset

If the FlashPro tool profile becomes unset when switching between different releases of the Libero SoC software, Generate Bitstream fails.

#### 4.3 SmartDebug - Demo mode

A FlashPro programmer must be connected to the machine to run standalone SmartDebug in demo mode.

#### 4.4 SmartDebug – Empty Popup Window on Windows 10 operating systems

An empty popup window appears when SmartDebug is invoked in standalone mode on Windows 10 machines.

### 4.5 SmartDebug - Logical View for LSRAM/uSRAM known issues

- The logical view cannot be reconstructed for LSRAM/uSRAM with port width of x1 inferred through RTL.
- The logical view cannot be reconstructed for LSRAM/uSRAM configurations when a single net of the output bus is used, i.e. A\_DOUT[0]/B\_DOUT[0] for DPSRAM/uSRAM and RD[0] for TPSRAM and others are unused. The memories can be read/write using the physical view.
- The logical view cannot be constructed for RAM blocks that are generated through nested SmartDesigns.
- The logical view cannot be reconstructed for LSRAM/uSRAM configurations inferred using IP Cores CoreAHBLtoAXI (Verilog flow), and CoreFIFO (Verilog and VHDL flow)

The logical view width of LSRAM/uSRAM ports is incorrect when a sliced portion of the output port is promoted to the top level and the sliced portion contains the Most Significant Bit (MSB) of the output port.



### 4.6 Programming and Debug Reference Manuals

The Programming and Debug Tools Documentation Catalog (Reference Manuals) links open the v11.8 versions of these documents: SmartDebug User Guide, FlashPro User Guide, and FlashPro Express User Guide.

Click the following links to access the v11.8 SP1 versions of the documents:

SmartDebug User Guide

FlashPro User Guide

FlashPro Express User Guide

### 4.7 C++ Installation Error Message

C++ installation error can be ignored. Required files will install successfully.

On some machines, the InstallShield wizard displays a pop-up message stating:

The installation of Microsoft Visual C++ Redistributable Package (x86) appears to have failed. Do you want to continue the installation?

Click **Yes** to complete the installation.

### 4.8 Antivirus Software Interaction

Many antivirus and host-based intrusion prevention system (HIPS) tools flag executables and prevent them from running. To eliminate this problem, users must modify their security settings by adding exceptions for specific executables. This is configured in the antivirus tool. Contact the tool provider for assistance.

Many users are running Libero SoC successfully with no modification to their antivirus software. Symantec, McAfee, Avira, Sophos, and Avast tools have known issues. The combination of operating system, antivirus tool version, and security settings all contribute to the end result. Depending on the environment, the operation of Libero SoC, ModelSim ME, and/or Synplify Pro ME may or may not be affected.

### 4.9 Warning Message During Bitstream Generation/Programming

A warning message **Untested Windows version 6.2 detected!** appears in the Libero SoC Log window during Bitstream Generation on Windows 8 and Windows 10 machines. This warning message originates from the Qt Library on which the bitstream generation tool is based. This message is benign and can be safely ignored.

## 4.10 FlashPro3/4/5 and VPUMP

Users need to connect VPUMP of SmartFusion2, IGLOO2, and RTG4 devices to the programmer's (FlashPro3/4/5) VPUMP pin to program the device.

This applies to Libero, FlashPro, and FlashPro Express for v11.8 SP1 and before.



## 4.11 SPPS: Job Manager Fails when Back Level Protection is ON

When using Job Manager, if the JDC or SPM file has Back Level protection ON (in Update Policy), Job Manager fails during bitstream generation. It fails when running the "export\_hsmtask" or "export\_bitstream\_file" Tcl commands.

## 4.12 SPI Slave Programming Fails on SmartFusion2 and IGLOO2 Devices

SPI Slave Programming fails in Libero SoC v11.8 SP1 on SmartFusion2 and IGLOO2 devices.

#### Workaround:

Use Libero SoC v11.8 or JTAG interface for programming.

## 4.13 SPPS: set\_hsm\_params Not Updating HSM Server Address

If Job Manager or FlashPro Express is open and the HSM server name/address is changed via set\_hsm\_params, Job Manager or FlashPro Express will continue to use the previous HSM server name/address.

#### Workaround:

Close and open Job Manager or FlashPro Express.



## **5** System Requirements

For information about operating system support and minimum system requirements, see the System Requirements web page.

Note: A 64-bit OS is required for designing with SmartFusion2, IGLOO2, and RTG4 devices.

For Linux OS setup instructions, see <u>How to Set Up Linux Environment for Libero User Guide</u>.

## 5.1 Operating System Support

#### Supported

- Windows 7, Windows 8.1, Windows 10
- RHEL 5\*, RHEL 6, RHEL 7, CentOS 5\*, CentOS 6, and CentOS 7
- SuSE 11 SP4 (Libero only. FlashPro Express, SmartDebug, and Job Manager are not supported.)

Note: \* RHEL 5 and CentOS 5 do not support programming using FlashPro5.

#### **Not Supported**

- 32-bit operating system
- Windows XP
- Support for the following operating systems will cease in the second half of 2017:
  - o RedHat Enterprise Linux 5.x through 6.5
  - CentOS 5.x through 6.5



## 6 Download Programming and Debug Tools Software v11.8 SP1

Click the following links to download Programming and Debug Tools software v11.8 SP1 on Windows and Linux operating systems:

- Windows Download
- Linux Download

Note: Installation requires administrator privileges to the system.

#### **Installation Note**

After installation of Programming and Debug Tools on Linux, any attempt to run the udev\_install script for FlashPro setup will fail.

When running the script, you will see the following:

% ./udev\_install
/bin/sh^M: bad interpreter: No such file or directory

#### Problem:

The script uses Windows CR/LF line termination instead of UNIX/Linux LF only line termination and, as such, is not a valid shell script.

#### Workaround:

You must run dos2unix on the script to convert CR/LF line termination to LF only line termination:

- % dos2unix udev\_install
- % ./udev\_install

If dos2unix is not available, you may need to run the following command, and then run dos2unix:

% sudo yum install dos2unix