# Enhanced Constraint Flow Batch Command Scripting for SmartFusion2/IGLOO2/RTG4 **UG0579 User Guide** ## Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 E-mail: sales.support@microsemi.com © 2015 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense and security, aerospace, and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs, and ASICs; power management products; timing and synchronization devices and precise time solutions; voice processing devices; RF solutions; discrete components; enterprise storage and communications solutions, security technologies, and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, California, and has approximately 4,800 employees worldwide. Learn more at www.microsemi.com. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice. ## **Contents** | 1 | Libero | SoC Batch Commands for Enhanced Constraint Flow 7 Introduction | 7 | |---|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | 2 | 2.1<br>2.2<br>2.3 | Description Tcl Snippet Relevant Tcl Commands | 9 | | 3 | 3.1<br>3.2<br>3.3 | Files Description Snippet Relevant Tcl Commands 3.3.1 import_files 3.3.2 create_links | . 10<br>. 10<br>. 10 | | 4 | Syntho<br>4.1<br>4.2<br>4.3 | Description Tcl Snippet Relevant Tcl Documentation 4.3.1 organize_tool_files 4.3.2 configure_tool 4.3.3 run_tool 4.3.4 derived_constraints_sdc | . 11<br>. 12<br>. 12<br>. 12 | | 5 | Pre-Sy<br>5.1<br>5.2<br>5.3 | ynthesis Simulation Description Tcl Snippet Relevant Tcl Documentation 5.3.1 import_files 5.3.2 organize_tool_files 5.3.3 set_modelsim_options run_tool | 14<br>14<br>14<br>14<br>14 | | 6 | Manaç<br>6.1<br>6.2<br>6.3 | Description Tcl snippet Relevant Tcl Commands 6.3.1 import_files 6.3.2 create_links 6.3.3 organize_tool_files 6.3.4 check_pdc_constraints 6.3.5 check_sdc_constraints 6.3.6 check_fdc_constraints 6.3.7 derive_constraints_sdc 6.3.8 generate_sdc_constraint_coverage | 16<br>16<br>17<br>17<br>17<br>17<br>17<br>18 | | 7 | Post-5 | Synthesis Simulation | | #### Power Matters.<sup>™</sup> | | 7.2 | Tcl Snippet | |----|----------|----------------------------------------------------------------------------------------------------| | | 7.3 | Relevant Tcl Documentation | | | | 7.3.1 import_files | | | | 7.3.2 organize_tool_files 2 7.3.3 set modelsim options 2 | | | | 7.3.3 set_modelsim_options | | | | 7.5.4 Tull_tool | | 8 | Place | and Route the Design | | | 8.1 | Description | | | 8.2 | Tcl snippet | | | 8.3 | Relevant Tcl Commands | | | 0.0 | 8.3.1 organize tool files | | | | 8.3.2 configure_tool | | _ | <b>5</b> | 10: 14: | | 9 | Post-L | ayout Simulation | | | 9.1 | Description | | | 9.2 | Tcl snippet | | | 9.3 | Relevant Tcl Commands | | | | 9.3.1 import_files | | | | 9.3.2 organize_tool_files 2 9.3.3 set_modelsim_options 2 | | | | 9.3.4 run_tool | | | | 0.0.1 Tun_tool | | 10 | Verify | Timing | | | 10.1 | Description | | | 10.2 | Tcl Snippet | | | 10.3 | Relevant Tcl Commands | | | | 10.3.1 configure_tool | | | | 10.3.2 run_tool | | 11 | Varify | Power | | 11 | • | | | | 11.1 | Description | | | 11.2 | Tcl Snippet | | | 11.3 | Relevant Tcl Commands | | | | 11.3.1 run_tool | | 12 | Export | ing Files | | | 12.1 | Description | | | 12.2 | Tcl Snippet | | | 12.3 | Relevant Tcl Commands | | | 12.0 | 12.3.1 export_pin_reports | | | | 12.3.2 export_bitstream_file | | | | 12.3.3 export_job_data | | | | 12.3.4 export_prog_job | | 13 | Produ | ct Support | | 13 | | • • | | | 13.1 | Customer Service | | | 13.2 | Customer Technical Support Center | | | 13.3 | Technical Support | | | 13.4 | Website | | | 13.5 | Contacting the Customer Technical Support Center | | | | 13.5.1 Email | | | | 13.5.3 Outside the U.S | | | | | | 13.6 | AR Technical Support | . 34 | |------|----------------------|------| Revision <n> 5 ## **Tables** | Table 1 | Synthesis Options | . 12 | |---------|---------------------------------------------|------| | Table 2 | ModelSim Options | | | Table 3 | Place and Route Options | . 23 | | Table 4 | Verify Timing Parameters and Values | | | Table 5 | Parameters and Values | | | Table 6 | export bitstream file Parameters and Values | . 30 | | Table 7 | export job data Parameters and Values | . 31 | | Table 8 | export prog job Parameters and Values | . 32 | Revision <n> 6 ## 1 Libero SoC Batch Commands for Enhanced Constraint Flow #### 1.1 Introduction Libero SoC has a rich set of Tcl commands to drive the complete design flow from project creation, import of design source files and design constraint files, management of design constraints, through Synthesis, Place-and-Route, Timing and Power Reports generation to programming file generation. Figure 1 • Libero SoC Enhanced Design Constraint Flow This User Guide illustrates the use of Tcl as batch commands to drive the various steps in the design flow. Tcl commands available exclusively in the Enhanced Constraint Flow (available since Libero SoC v11.7 release for SmartFusion2, IGLOO2, and RTG4 devices) are included. For a general reference of the Libero SoC Tcl commands, refer to the Tcl Command Reference User Guide for details. This User Guide is also available from Libero SoC software (Help > Reference Manuals > Tcl Command Reference). ## 2 Create a New Libero SoC Project ## 2.1 Description Start a new Libero SoC project for the design. This script creates the new project directory and creates sub-folders to store files imported into the project and the files generated by Libero SoC such as report files, log files and message files. ## 2.2 Tcl Snippet ``` new project -location {D:/my project} \ -name {my_project} \ -block mode 0 \setminus -standalone peripheral initialization 0 \ -use enhanced constraint flow 1 \# To turn on Enhanced Constraint Flow -hdl {VERILOG} \ -verilog mode {VERILOG 2K}\ -family {SmartFusion2} \ -die {M2S150TS} \ -package {1152 FC} \ -speed \{-1\} \ -die voltage {1.2}\ -part range {COM} \ -adv options {DSW VCCA VOLTAGE RAMP RATE: 100 MS} -adv options {IO DEFT STD:LVCMOS 2.5V}\ -adv_options {PLL_SUPPLY:PLL SUPPLY 25}\ -adv options {RESTRICTPROBEPINS:1}\ -adv options {RESTRICTSPIPINS:0}\ -adv options {SYSTEM CONTROLLER SUSPEND MODE:0} -adv options {TEMPR:COM} \ -adv options {VCCI 1.2 VOLTR:COM} \ -adv options {VCCI 1.5 VOLTR:COM}\ -adv options {VCCI 1.8 VOLTR:COM}\ -adv options {VCCI 2.5 VOLTR:COM} \ -adv options {VCCI 3.3 VOLTR:COM} \ -adv options {VOLTR:COM} ``` #### 2.3 Relevant Tcl Commands #### new\_project The new\_project command creates a project directory at the specified disk location. Use this command to specify the device and package the design is targeted to, as well as the HDL type. Other options include voltages, speed and temperature grades. Set the use\_enhanced\_constraint\_flow parameter to "1" or "TRUE" to turn on the Enhanced Constraint Flow for better management of design constraints for the project. For complete information on the Enhanced Constraint Flow, see the Libero User Guide (Enhanced Constraint Flow) or the Online Help (Libero > Help). ## 3 Import Files ## 3.1 Description Import different types of files into the Libero SoC project. A local copy of the imported file is made and stored in the project location and maintained by Libero SoC. ## 3.2 Snippet ``` import_files -hdl_source {C:/design/source/ddr3.v}\ -hdl_source {C:/design/source/design_top.v}\ create_links -hdl_source {C:/design/sources/sub_block.v} set root -module {design top::work} ``` ## 3.3 Relevant Tcl Commands #### 3.3.1 import\_files The import\_files command is used to copy a design file from a disk location outside the Libero Project into the Libero SoC project. Different types of files are supported, including HDL design sources files, HDL stimulus/testbench files, design constraints files (\*.sdc, \*.pdc, \*.ndc), and design blocks (\*.cxz). The copied version will be managed locally by Libero SoC and will not be associated with the original file after importation. To keep the association with the original file, do not use the import command. Use the create\_links command instead. For complete information on Libero SoC Tcl Commands, refer to the Libero Soc Tcl Command Reference User Guide. It is also available from the Libero Online Help (Libero > Help > Reference Manuals > Tcl Command Reference). #### 3.3.2 create links The create\_links command is used much like the import\_files command, but instead of making a local copy, Libero SoC creates a link to the specified file. When the latest version of a file (located and maintained outside of the Libero Soc project) needs to be used for the Libero SoC project, use the create\_links command instead of the import\_files command. The create\_links command supports the same file types as the import\_files command. ## 4 Synthesize the Design ## 4.1 Description Configure the Synthesize options and run the Synthesize step to generate an EDIF netlist. ## 4.2 Tcl Snippet ``` #Associate the user-defined SDC constraint file to synthesis \verb|organize_tool_files -tool {SYNTHESIZE} | \\ -file {D:/my project/constraint/design top user.sdc} \ -module {design top::work} \ -input type {constraint} #Associate the <top_level>_derived_constraints.sdc file to synthesis, required if the\ #design contains IP Cores such as CoreConfigP, CoreResetP, CCC or OSC. organize tool files -tool {SYNTHESIZE}\ -file {D:/my project/constraint/design top derived constraints.sdc} \ -module {design top::work} \ -input type {constraint} #Associate the *.fdc file organize tool files -tool {SYNTHESIZE}\ -file {D:/my project/constraint/design top user.fdc} \ -module {design top::work} \ -input type {constraint} #Associate the *.ndc file organize tool files -tool {SYNTHESIZE}\ -file {D:/my project/constraint/design top user.ndc} \ -module {design top::work} \ -input type {constraint} #Configure the Synthesis options configure tool -name {SYNTHESIZE} -params {CLOCK ASYNC:12}\ -params {CLOCK_DATA:5000}\ -params {CLOCK GLOBAL:2}\ -params {PA4 GB MAX RCLKINT INSERTION:16}\ -params {PA4 GB MIN GB FANOUT TO USE RCLKINT:300} -params {RAM OPTIMIZED FOR POWER:false}\ -params {RETIMING:false}\ -params {SYNPLIFY OPTIONS:\ set option -run prop extract 1;\ set option -maxfan 10000;\ set option -clock globalthreshold 2;\ set option -async globalthreshold 12;\ set_option -globalthreshold 5000;\ set option -low power ram decomp 0;}\ -params {SYNPLIFY TCL FILE:C:/Users/user1/Desktop/tclflow/synthesis/test.tcl} #Runs the Synthesis step with the configured options. This command takes no parameters. run_tool -name {SYNTHESIZE} #Generate the *derived constraint.sdc after Synthesis to constrain IP cores in the #design. Can only be executed after synthesis. derive constraints sdc ``` #### 4.3 Relevant Tcl Documentation ## 4.3.1 organize\_tool\_files This command associates a constraint file to a specific tool. Four types of files can be associated to synthesis: - \*.fdc netlist attribute constraint file, non-timing-related constraints specifically for SynplifyPro, to direct the synthesis tool on how to handle hierarchy, what to infer for memory, etc. For details, see the Synopsys FPGA Synthesis Synplify Pro ME User Guide. - \*.ndc netlist design constraint file, non-timing synthesis constraints such as whether or not I/Os are to be combined with registers. - \*.sdc exclusively timing constraints that the user generates and passes to Synthesis. - <top\_level>\_derived\_constraints.sdc a special SDC constraint file Libero SoC generates (if IP Cores are present in the design) to improve the timing performance of the design. This file is available for generation only in the Libero SoC Enhanced Constraint Flow. Passing this SDC file to the synthesis tool ensures that the design object names referenced in the SDC file are preserved in the post-synthesis netlist. ## 4.3.2 configure\_tool The configure\_tool -name {SYNTHESIZE} command takes a parameter:value pair to configure the options. ``` configure tool -name {SYNTHESIZE} -params {parm:value} [-params {parm:value}] ``` Table 1 contains the frequently used parameters. For a complete list of the Synthesize parameters, refer to the Libero SoC Online Help (Libero > Help). Table 1 • Synthesis Options | Parameter Name | Value | Description | |------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLOCK_ASYNC | Integer | Specifies the threshold value for asynchronous pin promotion to a global net. The default is 12. | | CLOCK_GLOBAL | Integer | Specifies the threshold value for Clock pin promotion. The default is 2. | | CLOCK_DATA | Integer value<br>between 1000<br>and 200,000. | Specifies the threshold value for data pin promotion. The default is 5000. | | RAM_OPTIMIZED_FOR_POWER | Boolean {true false 1 0} | Set to true or 1 to optimize RAM for Low Power;<br>RAMS are inferred and configured to ensure the<br>lowest power consumption. Set to false or 0 to<br>optimize RAM for High Speed at the expense of more<br>FPGA resources. | | RETIMING | Boolean {true false 1 0} | Set to true or 1 to enable Retiming during synthesis.<br>Set to false or 0 to disable Retiming during synthesis. | | PA4_GB_COUNT | Integer | The number of available global nets is reported. Minimum for all dies is "0". Default and Maximum values are die-dependent: 005/010 die: Default = Max = 8 025/050/060/090/150 die: Default=Max=16 RT4G075/RT4G150: Default=24, Max=48. Note: For RTG4, default is 48. | | PA4_GB_MAX_RCLKINT_INSERTION | Integer | Specifies the maximum number of global nets that could be demoted to row-globals. Default is 16, Min is 0 and Max is 50. | Table 1 • Synthesis Options | Parameter Name | Value | escription | | |-----------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PA4_GB_MIN_GB_FANOUT_TO_USE_RC<br>LKINT | Integer | Specifies the Minimum fanout of global nets that could be demoted to row-globals. Default is 300. Min is 25 and Max is 5000. | | | SYNPLIFY_OPTIONS | String | Specifies additional synthesis-specific options. Options specified by this parameter override the same options specified in the user Tcl file if there is a conflict. | | | SYNPLIFY_TCL_FILE | String | Specifes the absolute or relative path name to the user Tcl file containing synthesis-specific options. | | ## 4.3.3 run\_tool The run\_tool -name {SYNTHESIZE} commands runs the Synthesis command with the options set in the configure\_tool {SYNTHESIZE} command. It takes no parameters. ## 4.3.4 derived\_constraints\_sdc Execute this command only if there are IP cores such as CoreConfigP, CoreResetP, CCC, or OSC in the design. This command generates two files: - <top\_level>\_derived\_constraints.sdc to be passed to Synthesis, Place and Route, and Timing Verification. - <top\_level>\_derived\_constraints.pdc to be passed to Place and Route only. ## 5 Pre-Synthesis Simulation ## 5.1 Description Set up and run pre-synthesis RTL simulation. This script assumes ModelSim ME as the default simulator. For the complete ModelSim operation information, refer to the ModelSim User's Manual. ## 5.2 Tcl Snippet ``` #Set the top level of the design for simulation set root -module "design top::work" #Import the testbench file into the project for simulation import files -stimulus {D:/2Work/tesbench.v} #Associate the testbench with the top level of the design organize tool files -tool {SIM PRESYNTH} \ -file {D:/2Work/tesbench.v}\ -module {design top::work}\ -input type {stimulus} #Configure the Simulation Options set modelsim options -use automatic do file \{1\} -sim runtime {700 us}\ -tb module name {design toptb}\ -tb_top_level_name {design_toptb_0}\ -include do file 0\ -type {typ}\ -resolution {1fs}\ -add vsim options {-novopt}\ -display dut wave 1\ -log all signals 1\ -do file args {}\ -dump vcd 1\ -vcd file "my.vcd" #dump out vcd file for smartpower #Run the Pre-synthesis Simulation run tool -name {SIM PRESYNTH} ``` #### 5.3 Relevant Tcl Documentation #### 5.3.1 import files Use the import\_files command to import the stimulus file for simulation. The imported stimulus file is copied to the Libero SoC project under the stimulus folder. ``` import files -stimulus {D:/2Work/tesbench.v} ``` #### 5.3.2 organize\_tool\_files This command associates the stimulus files to the simulation tool for the specific simulation run: presynthesis simulation, post-synthesis simulation, or post-layout simulation. ``` organize_tool_files -tool {SIM_PRESYNTH} \ -file {D:/2Work/tesbench.v}\ -module {mydesign::work}\ -input type {stimulus} ``` ## 5.3.3 set\_modelsim\_options The set\_modelsim\_options command sets the runtime options for ModelSim. Common parameters are shown below. For a complete list, see the Libero SoC Tcl Commands Reference Guide. Table 2 • ModelSim Options | Common Parameters | Note | Example Value | |------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------| | -use_automatic_do_file | When set (1), enable the use of the do file created by Libero. | 1 or 0 | | -sim_runtime | Sets the length of the simulation runtime. | 700 ns | | -tb_module_name | Identifies the testbench driving the design. | testbench | | -tb_top_level_name | Identifies the top-level instance name in the testbench. | DUT | | -include_do_file | When set (1), will use the do file name specified with the -included_do_file parameter. | 0 or 1 | | -type | Set what timing values are to be used in the simulation. | typ, min, max | | -resolution | Sets the time scale for the simulation. | 1fs, 1ns, etc. | | -add_vsim_options | Calls ModelSim with the options listed. | -display_dut_wave <value></value> | | -display_dut_wave | When set (1), will cause ModelSim to display all signals in the design. 0 will display only the testbench. | 1 or 0 | ## 5.4 run\_tool The run\_tool command runs the simulation with the configured options. Use "SIM\_PRESYNTH" for presynthesis simulation. ``` run_tool -name {SIM_PRESYNTH} ``` This command takes no other parameters. ## **6** Manage Constraints ## 6.1 Description In the FPGA design world, design constraints files are as important as design source files. Libero SoC provides a rich set of Tcl commands for the management of four different types of design constraints files in the project: - Timing SDC Constraint files (\*.sdc) - I/O Physical Design Constraint files (\*.pdc) - Floorplanning Physical Design Constraint files (\*.pdc) - Netlist Attributes Constraints files (\*.fdc or \*.ndc) To take advantage of the Tcl commands to manage the constraint files, turn on the Enhanced Constraint flow option (set to "1") when first creating the project as follows: ``` new_project -location {D:/my_project}\ -name {my_project}\ -use enhanced constraint flow 1 #turn on Enhanced Constraint Flow ``` Note: The Enhanced Constraint Flow option is available only for SmartFusion2, IGLOO2, and RTG4 devices. When the Enhanced Constraint Flow option is turned on, a set of Tcl commands are available for you to: - import constraint files - · create links to constraint files - generate Derived Constraints - associate the constraint files to specific design tools - · check constraints - generate Constraint Coverage Reports ## 6.2 Tcl snippet ``` #Import Constraint Files import files \ -sdc {C:/design/sources/design top.sdc} #import SDC Timing Constraint file -io pdc {C:/design/constraints/design top io.pdc} #import I/O PDC file import files \ -fp pdc {C:/design/constraints/design top placement.pdc} #import floorplanning PDC #Create links to constraint files located and maintained outside of Libero SoC project create links -sdc {C:/common/constraints/common.sdc}#link constraint file #Generate the SDC and PDC constraints for IP Cores, available only after synthesis derive constraints sdc #Associate the SDC timing constraint file derived constraints.sdc to different tools organize tool files -tool {SYNTHESIS} -file {D:/my project/constraint/M3 MDDR top derived constraints.sdc} organize tool files -tool {PLACEROUTE} -file {D:/my project/constraint/M3 MDDR top derived constraints.sdc} organize tool files -tool {VERIFYTIMING} -file {D:/my project/constraint/M3_MDDR_top_derived_constraints.sdc} # Associate the physical design constraint *derived constraints.pdc to Place and Route. ``` ``` organize tool files -tool {PLACEROUTE} -file\ {D:/my project/constraint/fp/mddr top derived constraints.pdc} # Associate user-defined.sdc constraints to different tools organize tool files -tool {SYNTHESIZE}\ -file {D:/my project/constraint/design_top_user.sdc} \ -module {design top::work} \ -input type {constraint} organize tool files -tool {PLACEROUTE} \ -file {D:/my project/constraint/design_top_user.sdc} \ -module {design top::work} \ -input type {constraint} organize tool files -tool {VERIFYTIMING} \ -file {D:/my_project/constraint/design_top_user.sdc}\ -module {design top::work} \ -input type {constraint} #Checking Constraint Files check sdc constraints -tool {synthesis} check sdc constraints -tool (designer) check sdc constraints -tool {timing} check pdc constraints -tool {designer} check fdc constraints -tool (synthesis) #Generate Constraint Coverage Reports generate sdc constraint coverage -tool {PLACEROUTE} generate sdc constraint coverage -tool {VERIFYTIMING} ``` #### 6.3 Relevant Tcl Commands ## 6.3.1 import\_files See "import\_files" on page 10 #### 6.3.2 create\_links See "create links" on page 10 #### 6.3.3 organize\_tool\_files Use this command to associate the constraint file to a design tool. SDC timing constraint file can be associated with Synthesis, Place-and-Route, and Timing Verifications. I/O PDC and Floor Planning PDC files can be associated with Place-and-Route only. Netlist Attributes Constraint files (\*.fdc or \*.ndc) files can be associated with Synthesis only. #### 6.3.4 check\_pdc\_constraints Use this Tcl command to check PDC constraint files associated with the Place-and-Route step. The design needs to be in the post-synthesis state for this command to execute. This command is available in the Enhanced Constraint Flow only. #### 6.3.5 check\_sdc\_constraints Use this Tcl command to check SDC constraints associated with Synthesis, Place-and-Route, and Timing Verifications. To check the SDC constraint files associated with Place-and-Route and Timing Verifications, the design needs to be in the post-synthesis state. This command is available in the Enhanced Constraint Flow only. This command checks the syntax of the SDC constraint file. It accepts the "/" as the hierarchy separator and pin separator. Do not use ":" as the pin separator in the SDC constraint file. It causes the command to exit with error. This command also checks for any design object mismatches between the SDC constraint file and the post-synthesis netlist. A design object such as an instance/cell name that exists in the SDC constraint file but missing in the post-layout netlist causes the check command to exit with error. #### 6.3.6 check fdc constraints Use this Tcl command to check the FDC constraint files associated with the Synthesis tool. This command is available in the Enhanced Constraint Flow only. #### 6.3.7 derive constraints sdc This Tcl command generates SDC Timing Constraints for design components used in your design. Clock constraints are generated for OSC, CCC, MSS, and SERDES for SmartFusion2/IGLOO2 devices and CCC and SERDES for RTG4 devices. Set\_false\_path constraints are generated for certain timing paths passing through the CoreResetP core (if used in your design) and set\_max\_delay and set\_min\_delay constraints are generated for certain timing paths passing through the CoreConfigP core (if used in the design). The generated SDC constraint file is named "<top\_level>\_derived\_constraints.sdc" and is listed in the Timing tab. By default, this SDC file is associated with Synthesis, Place-and-Route, and Timing Verification. Example of the <top level> derived constraints.sdc: ``` create clock -name {mddr top sb 0/FABOSC 0/I RCOSC 25 50MHZ/CLKOUT} -period 20\ [ get pins { mddr top sb 0/FABOSC 0/I RCOSC 25 50MHZ/CLKOUT } ] create clock -name {mddr top sb 0/mddr top sb MSS 0/CLK CONFIG APB} -period 40\ [ get pins { mddr top sb 0/mddr top sb MSS 0/MSS ADLIB INST/CLK CONFIG APB } ] -source [ get pins { mddr top sb 0/CCC 0/CCC INST/RCOSC 25 50MHZ } ]\ -phase 0 [ get pins { mddr top sb 0/CCC 0/CCC INST/GL0 } ] set false path -ignore errors -through [ get nets \ {mddr top sb 0/CORECONFIGP 0/INIT DONE mddr top sb 0/CORECONFIGP 0/SDIF RELEASED}] set false path -ignore errors -through [ get nets \ { mddr top sb 0/CORERESETP 0/ddr settled\ mddr top sb 0/CORERESETP 0/count ddr enable\ \verb| mddr_top_sb_0/CORERESETP_0/release_sdif*_core \\| \\ mddr top sb 0/CORERESETP 0/count sdif* enable}] set false path -ignore errors -from [ get cells \ { mddr top sb 0/CORERESETP 0/MSS HPMS READY int } ]\ -to [ get cells { mddr top sb 0/CORERESETP 0/sm0 areset n rcosc\ mddr top sb 0/CORERESETP 0/sm0 areset n rcosc q1 } ] set false path -ignore errors -from [ get cells \ { mddr top sb 0/CORERESETP 0/MSS HPMS READY int\ mddr_top_sb_0/CORERESETP_0/SDIF*_PERST_N_re } ] \ -to [ get cells { mddr top sb 0/CORERESETP 0/sdif* areset n rcosc* } ] set false path -ignore errors -through \ [ get nets { mddr top sb 0/CORERESETP 0/CONFIG1 DONE \ mddr_top_sb_0/CORERESETP_0/CONFIG2_DONE mddr_top_sb_0/CORERESETP_0/SDIF*_PERST_N\ mddr top sb 0/CORERESETP_0/SDIF*_PSEL mddr_top_sb_0/CORERESETP_0/SDIF*_PWRITE\ mddr top sb 0/CORERESETP 0/SDIF* PRDATA[*]\ mddr top sb 0/CORERESETP 0/SOFT EXT RESET OUT\ mddr top sb 0/CORERESETP 0/SOFT RESET F2M mddr top sb 0/CORERESETP 0/SOFT M3 RESET\ mddr_top_sb_0/CORERESETP_0/SOFT_MDDR_DDR_AXI_S_CORE_RESET\ mddr_top_sb_0/CORERESETP_0/SOFT_FDDR_CORE_RESET\ mddr_top_sb_0/CORERESETP_0/SOFT_SDIF*_PHY_RESET\ mddr top sb 0/CORERESETP 0/SOFT SDIF* CORE RESET\ mddr top sb 0/CORERESETP 0/SOFT SDIF0 0 CORE RESET\ mddr top sb 0/CORERESETP_0/SOFT_SDIF0_1_CORE_RESET } ] ``` ``` set_max_delay 0 -through [ get_nets \ { mddr_top_sb_0/CORECONFIGP_0/FIC_2_APB_M_PSEL\ mddr_top_sb_0/CORECONFIGP_0/FIC_2_APB_M_PENABLE } ] \ -to [ get_cells { mddr_top_sb_0/CORECONFIGP_0/FIC_2_APB_M_PREADY*\ mddr_top_sb_0/CORECONFIGP_0/state[0] } ] set_min_delay -24 -through [ get_nets \ { mddr_top_sb_0/CORECONFIGP_0/FIC_2_APB_M_PWRITE\ mddr_top_sb_0/CORECONFIGP_0/FIC_2_APB_M_PADDR[*]\ mddr_top_sb_0/CORECONFIGP_0/FIC_2_APB_M_PWDATA[*]\ mddr_top_sb_0/CORECONFIGP_0/FIC_2_APB_M_PSEL\ mddr_top_sb_0/CORECONFICP_0/FIC_2_APB_M_PSEL\ mddr_top_sb_0/CORECONFICP_0/FIC_2_APB_M_PSEL\ mddr_top_sb_0/CORECONFICP_0/FIC_2_APB_M_PSEL\ mddr_top_sb_0/CORECONFICP_0/FIC_2_APB_M_PSEL\ mddr_top_sb_0/CORECONFICP_0/FIC_2_APB_M_PSEL\ mddr_top_sb_0/COREC ``` This command also generates a PDC file for certain Microsemi IP cores such as the CoreConfigP. This PDC file constrains the placement of the IP cores in a fixed and optimal region Libero SoC creates specifically to ensure that placement of these IP cores do not cause timing violations. The PDC file is named <top\_level\_>derived\_constraints.pdc and is listed in the Floor Planner tab of the Constraint Manager. By default, this PDC file is associated with Place-and-Route. Example of <top\_level\_derived\_constraints.pdc>: ``` define_region -name {auto_coreconfigp} -type inclusive 1104 159 1451 299 assign region {auto coreconfigp} {mddr top sb 0/CORECONFIGP 0} ``` This command is available only in the Enhanced Constraint Flow (Enabled Enhanced Constraint Flow option turned on). Use the organize\_tool\_files command to pass the \*derived\_constraints.sdc to Synthesis, Place and Route, and Timing Veification. ``` organize_tool_files -tool {SYNTHESIS} -file {D:/2Work/alex_MDDR_SimDRAM/constraint/M3_MDDR_top_derived_constraints.sdc} organize_tool_files -tool {PLACEROUTE} -file {D:/2Work/alex_MDDR_SimDRAM/constraint/M3_MDDR_top_derived_constraints.sdc} organize_tool_files -tool {VERIFYTIMING} -file {D:/2Work/alex_MDDR_SimDRAM/constraint/M3_MDDR_top_derived_constraints.sdc} ``` Use the organize tool files command to pass the \*derived constraints.pdc to Place and Route. ``` organize_tool_files -tool {PLACEROUTE} -file\ {D:/2Work/alex MDDR SimDRAM/constraint/fp/mddr top derived constraints.pdc} ``` #### 6.3.8 generate\_sdc\_constraint\_coverage Use this tcl command to generate a constraint coverage report for the SDC constraint file associated with Place-and-Route, or Verify Timing. To execute this Tcl command, run Synthesis first. The design must be in the post-synthesis state. Completion of the Place-and-Route step, however, is not needed to execute this command. The generated coverage reports (\*.xml) are displayed in the Reports tab and also placed in the <pri\_folder>/designer/<module>/\*.xml file. ## 7 Post-Synthesis Simulation ## 7.1 Description Runs the gate-level simulation. ## 7.2 Tcl Snippet ``` #Set the top level of the design for simulation set root -module "design top::work" #Associate the testbench with the top level of the design organize tool files -tool {SIM POSTSYNTH} \ -file {D:/2Work/tesbnech.v}\ -module {prep1::work}\ -input type {stimulus} #Configure the Simulation Options set modelsim options -use automatic do file \{1\}\ -sim runtime {700 us}\ -tb module name {MDDR TB}\ -tb top level name {MDDR TB}\ -include do file 0\ -type {typ}\ -resolution {1fs}\ -add vsim options {-novopt}\ -display_dut_wave 1\ -log all signals 1\ -do file args {}\ -dump vcd 1\ -vcd file "my.vcd" #dump out vcd file for smartpower #Run the Pre-synthesis Simulation with the configured options run tool -name {SIM POSTSYNTH} ``` #### 7.3 Relevant Tcl Documentation #### 7.3.1 import\_files Use the import\_files command to import the stimulus file for simulation. The imported stimulus file is copied to the Libero SoC project under the stimulus folder. ``` import files -stimulus {D:/2Work/tesbench.v} ``` #### 7.3.2 organize tool files This command associates the stimulus files to the simulation tool for the specific simulation run: presynthesis simulation, post-synthesis simulation, or post-layout simulation. ``` organize_tool_files -tool {SIM_POSTSYNTH} \ -file {D:/2Work/tesbench.v}\ -module {design_top::work}\ -input type {stimulus} ``` ## 7.3.3 set\_modelsim\_options See "set\_modelsim\_options" on page 15 for details ## 7.3.4 run\_tool The run\_tool command runs the simulation with the configured options. Use "SIM\_POSTSYNTH" for post-synthesis simulation. run\_tool -name {SIM\_POSTSYNTH} This command takes no other parameters. ## 8 Place and Route the Design ## 8.1 Description The Place-and-Route step places the logic elements in the gate-level netlist and interconnect them according to the DRC rules of the physical device. It also produces a pin-out report which is used to interface with the parts outside the physical device. ## 8.2 Tcl snippet ``` #Pass the user-defined SDC and PDC constraint file to Place and Route organize tool files -tool {PLACEROUTE} -file {D:/2Work/my_project/constraint/user.sdc}} \ -module {design top::work} -input file {constraint} organize tool files -tool {PLACEROUTE} -file \ {D:/2Work/my project/constraint/fp/user.pdc}} \ -module {design_top::work} -input {constraint} #Pass the user-defined * io.pdc constraint file to fix placement of I/Os organize tool files -tool {PLACEROUTE} -file \ {D:/2Work/my project/constraint/io/* io.pdc}} -module {design_top::work} -input {constraint} #Pass the <design top> derived constraints sdc file to Place and Route organize tool files -tool {PLACEROUTE} -file \ {D:/2Work/my project/constraint/design top derived constraints.sdc}} -module {design_top::work} -input {constraint} #Pass the <design top> derived constraints pdc file to Place and Route. organize tool files -tool {PLACEROUTE} -file \ {D:/2Work/my project/constraint/fp/design top derived constraints.pdc}} \ -module {design_top::work} -input {constraint} #Configure the options for Place and Route configure tool -name {PLACEROUTE} -params {TDPR:1} -params {PDPR:0} -params {EFFORT LEVEL:0} -params {INCRPLACEANDROUTE:0} #Runs the Place and Route step run tool -name {PLACEROUTE} ``` ## 8.3 Relevant Tcl Commands #### 8.3.1 organize\_tool\_files The command passes the SDC and PDC constraint files to Place and Route. If the design contains IP cores such as CoreConfigP, CoreResetP, CCC or OSC, constraining the Place and Route step with the <design\_top>\_derived\_constraints.sdc improves the timing performance of the design. If the <design\_top>\_derived\_constraints.sdc file is to be passed to Place and Route, Microsemi recommends that the same <design\_top>\_derived\_constraints.sdc file be passed to synthesis for the synthesis step first prior to running Place and Route (see organize\_tool\_files). This will ensure that all the design object names referenced in the <design\_top>\_derived\_constraints.sdcfile are preserved in the post-synthesis netlist. If this file is passed to Place and Route but not to the synthesis step before it, Place and Route may fail because the tool cannot find in the post-synthesis netlist the design object names referenced in the SDC constraint file. Use the organize\_tool\_files command to pass other user-defined SDC timing (\*.sdc) constraint files, I/O Placement Constraint (\*\_io.pdc) files and Floorplanning Constraint (\*\_fp.pdc) files. #### 8.3.2 configure\_tool The Configure\_tool command is used to configure the Place and Route options. ``` configure_tool -name {PLACEROUTE} -params {parm:value} [-params {parm:value}] ``` This command takes parameter:value pairs to configure the options. Table 3 lists the frequently used parameters. For a complete list of the parameters for this command, refer to the online help (Libero > Help) Table 3 • Place and Route Options | Parameter Name | Value | Descriptions | | |-------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------|--| | TDPR | Boolean {true false 1 0} | Set to true or 1 to enable Timing-Driven Place and Route. Default is 1. | | | PDPR | Boolean {true false 1 0} | Set to true or 1 to enable Power-Driven Place and Route. Default is false or 0. | | | EFFORT_LEVEL | Boolean {true false 1 0} | Set to true or 1 to enable High Effort Layout to optimize design performance. Default is false or 0. | | | INCRPLACEANDROUTE | Boolean {true false 1 0} | Set to true or 1 to use previous placement data as the initial placement for the next run. Default is false or 0. | | | REPAIR_MIN_DELAY | Boolean {true false 1 0} | Set to 1 to enable Repair Minimum Delay violations for the router when TDPR option is set to true or 1. Default is false. | | | MULTI_PASS_LAYOUT | Boolean {true false 1 0} | Set to true or 1 to enable Multi-Pass Layout Mode for Place and Route. Default is false or 0. | | ## 9 Post-Layout Simulation ## 9.1 Description Runs the post-layout simulation on the back-annotated netlist with SDF timing information. ### 9.2 Tcl snippet ``` set root -module "design_top::work" #import the stimulus file import files -stimulus {D:/2Work/tesbench.v} #Associate the testbench with the top level of the design organize_tool_files -tool {SIM_POSTLAYOUT} \ -file {D:/2Work/my_project/stimulus/tesbench.v}\ -module {design top::work}\ -input type {stimulus} \#Generate the * ba.sdf and * ba.v/* ba.vhd files run tool -name {EXPORTSDF} #Configure the Simulation Options set modelsim options -use automatic do file {1}\ -sim runtime {700 us}\ -tb module name {MDDR TB}\ -tb top level name {MDDR TB}\ -include_do_file 0\ -type {typ}\ -resolution {1fs}\ -add vsim options {-novopt}\ -display_dut_wave 1\ -log_all_signals 1\ -do_file_args {}\ -dump vcd 1\ -vcd file "my.vcd" #dump out vcd file for smartpower #Run the Post-Layout Simulation with the configured options run tool -name {SIM POSTLAYOUT} ``` ## 9.3 Relevant Tcl Commands #### 9.3.1 import\_files Use the import\_files command to import the stimulus file for simulation. The imported stimulus file is copied to the Libero SoC project under the stimulus folder. ``` import files -stimulus {D:/2Work/tesbench.v} ``` #### 9.3.2 organize\_tool\_files This command associates the stimulus files to the simulation tool for the specific simulation run: presynthesis simulation, post-synthesis simulation, or post-layout simulation. ``` organize_tool_files -tool {SIM_POSTLAYOUT} \ -file {D:/2Work/tesbench.v}\ -module {design_top::work}\ -input type {stimulus} ``` ## 9.3.3 set\_modelsim\_options See "set\_modelsim\_options" on page 15 for details. ## 9.3.4 run\_tool This command executes the Post-Layout Simulation step with the configured simulation options. run\_tool -name {SIM\_POSTLAYOUT} This command takes no other parameters. ## 10 Verify Timing ## 10.1 Description Run Timing Verification to generate Timing Reports to ensure the timing requirements of the design are met. ## 10.2 Tcl Snippet ``` configure_tool -name {VERIFYTIMING}\ -params {MAX_TIMING_SLOW_LV_HT:1}\ -params {MIN_TIMING_FAST_HV_LT:1}\ -params {MAX_TIMING_FAST_HV_LT:1}\ -params {MIN_TIMING_SLOW_LV_HT:1}\ -params {CONSTRAINTS_COVERAGE:1}\ -params {FORMAT:XML} run tool -name {VERIFYTIMING} ``` #### 10.3 Relevant Tcl Commands #### 10.3.1 configure\_tool The configure\_tool -name {VERIFYTIMING} Tcl command configures Libero SoC to generate different timing reports based on process, operating temperature and voltage. It also specifies the format of the timing reports. This command can also generate a Constraint Coverage report of the SDC timing constraints associated with Timing Verification. This command takes parameter:value pairs to configure the options. lists the frequently used parameters. For a complete list of the parameters for this command, refer to the online help (Libero > Help. Table 4 • Verify Timing Parameters and Values | Parameter Name | Value | Description | |-----------------------|-------|------------------------------------------------------------------------------------------------------------------------------| | MAX_TIMING_SLOW_LV_HT | {1,0} | Max Delay Static Timing Analysis report | | | | based on Slow process, Low Voltage, and | | | | High Temperature operating conditions. | | | | 0 turns report generation OFF and 1 turns it ON. Default is 1. | | MIN_TIMING_FAST_HV_LT | {1,0} | Min Delay Static Timing Analysis report<br>based on Fast process, High Voltage, and<br>Low Temperature operating conditions. | | MAX_TIMING_FAST_HV_LT | {1,0} | Max Delay Static Timing Analysis report | | | | based on Fast process, High Voltage, and | | | | Low Temperature operating conditions. | | | | 0 turns report generation OFF and 1 turns it ON. Default is 0. | Table 4 • Verify Timing Parameters and Values | Parameter Name | Value | Description | |--------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MIN_TIMING_SLOW_LV_HT | {1,0} | Min Delay Static Timing Analysis report | | | | based on Slow process, Low Voltage, and | | | | High Temperature operating conditions. | | | | 0 turns report generation OFF and 1 turns it ON. Default is 0. | | MAX_TIMING_VIOLATIONS_SLOW_EV_HT | {1,0} | Max Delay Static Timing Analysis violation report based on Slow process, Low Voltage, and High Temperature operating conditions. 0 turns report generation OFF and 1 turns it ON. Default is 0. | | MIN_TIMING_VIOLATIONS_FAS | {1,0} | Min Delay Static Timing Analysis violation | | T_HV_LT | | report based on Fast process, High Voltage, | | | | and Low Temperature operating conditions. 0 turns Report generation OFF | | | | and 1 turns it ON. Default is 0. | | MAX_TIMING_VIOLATIONS_FA<br>ST_HV_LT | {1,0} | Max Delay Static Timing Analysis violation report based on Fast process, High Voltage, and Low Temperature operating conditions. 0 turns Report generation OFF and 1 turns it ON. Default is 0. | | MIN_TIMING_VIOLATIONS_SLO<br>W_LV_HT | {1,0} | Min Delay Static Timing Analysis violation report based on Slow process, Low Voltage, and High Temperature operating conditions. 0 turns report generation OFF and 1 turns it ON. Default is 0. | | CONSTRAINTS_COVERAGE | {1,0} | If set to 1, Libero SoC generates the<br>Constraint Timing Coverage report | | FORMAT | {TXT,XML} | Selects the format for the Timing Report:<br>Text (txt) or XML (xml) format | ## 10.3.2 run\_tool The run\_tool runs the VERIFYTIMING Command with the configured options and takes no other parameters. run\_tool -name {VERIFYTIMING} ## 11 Verify Power ## 11.1 Description Run Power Verification to generate Power Reports to ensure the power requirements of the design are met. ## 11.2 Tcl Snippet ``` run tool -name {VERIFYPOWER} [-script {filename}] ``` #### 11.3 Relevant Tcl Commands ## 11.3.1 run\_tool The run\_tool -name {VERIFYPOWER} Tcl command generates power reports. While it has no configuration parameters that can be directly set from a Libero SoC Tcl script, there is a rich scripting capability that can be utilized from a separate script. A sample script "mypower.tcl" is given below: ``` smartpower_report_power \ -powerunit "uW" \ -frequnit "MHz"\ -opcond "Typical"\ -opmode "Active"\ -toggle "TRUE"\ -rail_breakdown "TRUE"\ -battery_life "TRUE" \ -style "Text"\ -power_summary "TRUE"\ -activity_sortby "Source"\ {D:/work/power report.txt} #name of the generated power report. ``` The name of this script can be passed as a parameter value to the run\_tool command. ``` run tool -name {VERIFYPOWER} -script "D:/work/mypower.tcl" ``` For a complete listing of the SmartPower-specific Tcl commands that can be included in the script and passed to Libero SoC, please refer to SmartPower User Guide. ## 12 Exporting Files ## 12.1 Description This section describes the commands for extracting design information and generating files for programming. A sample script is given as an example. For details, see the Libero SoC Tcl Commands Reference Guide in Libero SoC Help (Help > Reference Manual > Tcl Command Reference) ## 12.2 Tcl Snippet ``` #Export Pin Reports for Board Layout and Design export pin reports \ -export dir {D:\my project\design top} \ -pin report by name 1 \setminus -pin_report_by_pkg_pin 1 \setminus -bank report 1 \ -io report 1 #Export Bitstream for Programming export_bitstream_file \ -file name {design top} \ -export dir {D:\2Work\my project\export} \ -format {STP|CHAIN STP|DAT|SPI} \ -master file \{1|0\}\ -master file components {SECURITY|FABRIC|ENVM} \ -encrypted uek1 file \{1|0\} \ -encrypted_uek1_file_components {FABRIC|ENVM} \ -encrypted uek2 file \{1|0| \setminus -encrypted uek2 file components {FABRIC|ENVM} \ -trusted facility file {1|0} \ -trusted facility file components {FABRIC|ENVM} \ -add golden image {1|0} \ -golden image address {<golden image address>} \ -golden image design version {<golden image design version} \ -add update image \{1|0\}\ -update image address {<update image address>} \ -update image design version {<update image design version>} \ -serialization_stapl_type {SINGLE|MULTIPLE} \ -serialization_target_solution {FLASHPRO_3_4_5| generic_STAPL_player} #Export job data for Programming export job data \ -file_name {design_top} \ -export dir {D:\2Work\my project\export} \ ``` ``` -components {SECURITY|FABRIC|ENVM} #Export_prog_job for Programming export_prog_job \ -job_file_name {design_top} -export_dir {D:\2Work\my_project\export} \ -bitstream_file_type {TRUSTED_FACILITY|MASTER|UEK1|UEK2} \ -bitstream_file_components {SECURITY|FABRIC|ENVM} ``` ## 12.3 Relevant Tcl Commands ## 12.3.1 export\_pin\_reports The export\_pin\_reports command configures and exports a pin report file to a specified folder/directory location. ``` export_pin_reports -export_dir {absolute path to folder location}\ -pin_report_by_name {1|0}\ -pin_report_by_pkg_pin {1|0}\ -bank_report {1|0} \ -io report {1|0} ``` Table 5 • Parameters and Values | Parameter Name | Value | Description | |-----------------------|--------|------------------------------------------------------------------------------------------------------------------------| | pin_report_by_name | 1 0 | Set to "1" to have the pin report sorted by pin name. Default is "1" | | pin_report_by_pkg_pin | 1 0 | Set to "1" to have the pin report sorted by package pin number, "0" to not sort by package pin number. Default is "1". | | bank_report | 1 0 | Set to "1" to generate the I/O bank report, "0" to not generate the report. Default is "1" | | io_report | 1 0 | Set to "1" to generate the I/O report, "0" to not generate the report. Default is "1". | | export_dir | string | Absolute or relative path to the folder for pin report file | For details, refer to the Libero Online Help (Libero > Help). ## 12.3.2 export\_bitstream\_file This command configures the parameters for the bitstream to be exported from Libero SoC. Table 6 • export\_bitstream\_file Parameters and Values | Parameter Name | Parameter Value | Descriptions | |----------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | file_name | string | Specifies the name of the bitstream file. If omitted, design name is used | | export_dir | string | Location where the bitstream file is exported. If omitted, design export folder is used. | | format | string, {STP CHAIN_STF DAT SPI} | Specifies the bitstream file formats to be exported. Space is used as a delimiter. If omitted, STP (STAPL) will be exported. | | master_file | boolean, (1 0} | set to "1" to export master_file and "0" not to export master_file | Table 6 • export\_bitstream\_file Parameters and Values | Parameter Name | Parameter Value | Descriptions | |----------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | master_file_components | string, {SECURITY FABRIC ENVM} | Specifies the components in the design that will be saved to the bitstream file. The value can be any one or any combination of SECURITY, FABRIC, and ENVM. | | encrypted_uek1_file | boolean, {1,0} | set to "1" to export the file or "0" not to export | | encrypted_uek1_file_components | string {FABRIC ENVM} | set to any one or both of FABRIC and ENVM | | encrypted_uek2_file | boolean, {1,0} | set to "1" to export the file or "0" not to export | | encrypted_uek2_file_components | string {FABRIC ENVM} | set to any one or both of FABRIC and ENVM | | trusted_facility_file | boolean {1,0} | set to "1" to export the file or "0" not to export | | trusted_facility_file_components | string {FABRIC ENVM} | set to any one or both of FABRIC and ENVM | | add_golden_image | boolean {1,0} | set to "1" to enable or "0" to disable golden SPI image in SPI directory | | golden_image_address | string, a hexadecimal value of 1 to 4 bytes (inclusive),e.g. {0A1F} | specifies the hexadecimal address for golden image | | golden_image_design_version | string, e.g.12 | specifies the decimal value for golden image design version | | add_update_image | boolean {1,0} | sets to "1" to enable and "0" to disable update of image address | | update_image_address | string, a hexadecimal value of 1 to 4 bytes (inclusive), e.g. {AF} | specifies the hexadecimal value for update image address | | update_image_design_version | string, for example 15 | specifies the decimal value for update image design version | | serialization_stapl_type | string, {SINGLE MULTIPLE} | specifies SINGLE or MULTIPLE for the type of STAPLE files | | serialization_target_solution | string {Flashpro_3_4_5 <br>generic_STAPL_player | specifies the programming hardware, either FlashPro 3/4/5 programmer from Microsemi or a third_party generic programmer | ## 12.3.3 export\_job\_data The export\_job\_data Tcl command configures the parameters for the Job Manager Data Container (JDC) to be exported from Libero and used by the Job Manager Table 7 • export\_job\_data Parameters and Values | Parameter Name | Parameter Value | Descriptions | |----------------|-----------------|---------------------------------------------------------------------------------------------------| | file_name | • | Specifies the name of the job data file. If omitted, the design name is used | | export_dir | , , , | Specifies the location where the file is saved. If omitted, the Libero SoC export folder is used. | Table 7 • export\_job\_data Parameters and Values | Parameter Name | Parameter Value | Descriptions | |----------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | components | string, {SECURITY FABRIC <br>ENVM} | Specifies the components of the design that is saved to the file. The value can be any one or a combination of SECURITY, FABRIC or ENVM if they are available in the design. If the parameter is omitted, all available components of the design are saved. Note: The SECURITY component must be selected if user security is initialized for the current Libero SoC design. | ## 12.3.4 export\_prog\_job This Tcl command configures the parameters for the programming job to be exported. Table 8 • export\_prog\_job Parameters and Values | Parameter Name | Parameter Value | Descriptions | |---------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | job_file_name | string | Specifies the name of the file. The name must start with the design name. If omitted, the design name is used. | | export_dir | string | Specifies the location where the job is saved. Any folder can be specified. The default folder is the Libero SoC export folder. | | bitstream_file_type | string,{TRUSTED_FACILITY MASTER<br> UEK1 UEK2} | Only available in SmartFusion2 and IGLOO2. Not available for RTG4. Specifies the bitstream file to be included in the programming job. Only one bitstream file can be included in a programming job. | | bitstream_file_components | string, {SECURITY FABRIC ENVM} | Only available in SmartFusion2 and IGLOO2. Not available for RTG4. Specifies the list of components to be included in the programming job. Valid values can be any one of or a combination of SECURITY, FABRIC, or ENVM. Components should be delimited by space. Note: The SECURITY option is available only when MASTER is selected in the bitstream_file_type parameter | ## 13 Product Support Microsemi SoC Products Group backs its products with various support services, including Customer Service, Customer Technical Support Center, a website, electronic mail, and worldwide sales offices. This appendix contains information about contacting Microsemi SoC Products Group and using these support services. #### 13.1 Customer Service Contact Customer Service for non-technical product support, such as product pricing, product upgrades, update information, order status, and authorization. From North America, call **800.262.1060**From the rest of the world, call **650.318.4460**Fax, from anywhere in the world, **650.318.8044** ## 13.2 Customer Technical Support Center Microsemi SoC Products Group staffs its Customer Technical Support Center with highly skilled engineers who can help answer your hardware, software, and design questions about Microsemi SoC Products. The Customer Technical Support Center spends a great deal of time creating application notes, answers to common design cycle questions, documentation of known issues, and various FAQs. So, before you contact us, please visit our online resources. It is very likely we have already answered your questions. #### 13.3 Technical Support For Microsemi SoC Products Support, visit http://www.microsemi.com/products/fpga-soc/design-support/fpga-soc-support. #### 13.4 Website You can browse a variety of technical and non-technical information on the Microsemi SoC Products Group home page, at www.microsemi.com/soc. ## 13.5 Contacting the Customer Technical Support Center Highly skilled engineers staff the Technical Support Center. The Technical Support Center can be contacted by email or through the Microsemi SoC Products Group website. #### 13.5.1 Email You can communicate your technical questions to our email address and receive answers back by email, fax, or phone. Also, if you have design problems, you can email your design files to receive assistance. We constantly monitor the email account throughout the day. When sending your request to us, please be sure to include your full name, company name, and your contact information for efficient processing of your request. The technical support email address is soc tech@microsemi.com. #### 13.5.2 My Cases Microsemi SoC Products Group customers may submit and track technical cases online by going to My Cases. #### 13.5.3 Outside the U.S. Customers needing assistance outside the US time zones can either contact technical support via email (soc\_tech@microsemi.com) or contact a local sales office. Visit About Us for sales office listings and corporate contacts. Sales office listings can be found at www.microsemi.com/soc/company/contact/default.aspx. ## 13.6 ITAR Technical Support For technical support on RH and RT FPGAs that are regulated by International Traffic in Arms Regulations (ITAR), contact us via soc\_tech\_itar@microsemi.com. Alternatively, within My Cases, select **Yes** in the ITAR drop-down list. For a complete list of ITAR-regulated Microsemi FPGAs, visit the ITAR web page. ## Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Fax: +1 (949) 215-4996 Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 E-mail: sales.support@microsemi.com © 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. #### **About Microsemi** Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; Enterprise Storage and Communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif. and has approximately 4,800 employees globally. Learn more at www.microsemi.com. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.