## **IGLOO2 Device Errata** ## ER0198 v1.4 - July 2016 This Errata sheet contains information about known Errata specific to the IGLOO®2 device family listed in Table 2 and provides available fixes and solutions. ## **Table of Contents** | Revision History | |-------------------------------------| | Errata for IGLOO2 Devices | | Summary of IGLOO2 Device Errata | | Revisions Released per Device | | Errata Descriptions and Solutions | | Usage Guidelines for IGLOO2 Devices | | Revision 0 Devices | | Revision 1 Devices | | Revision 2 Devices | | Revision 3 Devices | | Product Support | #### Table 1: Revision History | Date | Version | Changes | |---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2016 | 1.4 | Updated text for item 19. | | April 2016 | 1.3 | Added Errata items 20. and 21. | | December 2015 | 1.2 | Updated Table 3 to include the M2GL010 revision 3 device. | | | | Added errata item 19. | | | | Updated Table 7 to include the M2GL010 (T, TS) device | | | | Added solution to item 14. | | August 2015 | 1.1 | Updated M2GL060 Revision from ES to Rev 0. | | June 2015 | 1.0 | Combined M2GL005, M2GL010, M2GL025, M2GL060, M2GL090 and M2GL150 devices and die revisions to one centralized document. Created a separate Errata for the M2GL050 device. | Table 2: Revisions Released per Device | Silicon Devices | Revisions | Device Status | |--------------------|------------------------|---------------| | M2GL005 (S) | All Temperature Grades | Production | | M2GL010 (S, T, TS) | All Temperature Grades | Production | | M2GL025 (T, TS) | All Temperature Grades | Production | | M2GL060 (T, TS) | All Temperature Grades | Production | | M2GL090 (T, TS) | All Temperature Grades | Production | | M2GL150 (T, TS) | All Temperature Grades | Production | ### **Errata for IGLOO2 Devices** Table 3 lists the specific device Errata and the affected IGLOO2 devices. Refer to the Marking Specification Details in the *PB0121: IGLOO2 FPGA Product Brief* for this Die revision part marking specification. Table 3: Summary of IGLOO2 Device Errata | | | Silicon Revision(s) Affected | | | | | | | | | | | | | | |---------------|------------------------------------------------------------------------------------------------------------------------|------------------------------|-------|---|-------|---|-----|------|---------|---|-------|----|-----|------|--------------------| | Errata<br>No. | Errata | M20 | SL005 | M | 2GL01 | 0 | M20 | L025 | M2GL060 | М | 2GL09 | 90 | M2G | L150 | Software<br>Errata | | | | 0 | 1, 2 | 0 | 1, 2 | 3 | 0 | 1, 2 | 0 | 0 | 1, 2 | 3 | 0 | 1, 2 | | | 1. | VPP must be set to 2.5 V when programming or writing the eNVM at Industrial temperature range | х | | х | | | х | | | | | | | | | | 2. | Over-voltage support on MSIOs during Flash*Freeze mode | х | | Х | | | х | | | | | | | | | | 3. | Verification of the FPGA fabric at junction temperatures higher than 50°C erroneously indicates a failure | х | | x | | | х | | | | | | | | | | 4. | DDR_OUT and I/O-Reg functional Errata due to a software bug | | | | | | | | | | | | | | Х | | 5. | Dedicated differential I/O driving the reference clock of the CCC may cause a functional failure due to a software bug | | | | | | | | | | | | | | Х | | 6. | Power-up digest is not supported | Х | | X | | | Х | | | X | | | Х | | | #### Notes: - An "X" means that the Errata exists for that particular device and revision number. - A blank box means that the Errata does not exist or the feature does not exist for that particular device and revision number - NS (Not Supported) means the Programming Recovery Mode is not available in this revision. - Software Errata can be avoided by using Libero SoC v11.4 SPI or newer. Table 3: Summary of IGLOO2 Device Errata (continued) | | | Silicon Revision(s) Affected | | | | | | | | | | | | | | |---------------|-------------------------------------------------------------------------------------------------------|------------------------------|-------|----|-------|---|-----|------|---------|----|-------|----|-----|------|--------------------| | Errata<br>No. | Errata | M20 | SL005 | M | 2GL01 | 0 | M20 | L025 | M2GL060 | М | 2GL09 | 90 | M2G | L150 | Software<br>Errata | | | | 0 | 1, 2 | 0 | 1, 2 | 3 | 0 | 1, 2 | 0 | 0 | 1, 2 | 3 | 0 | 1, 2 | | | 7. | Programming of the<br>eNVM must only occur<br>as part of a bitstream<br>containing the FPGA<br>fabric | | | | | | | | | | | | | | × | | 8. | Updating eNVM from the FPGA fabric requires changes in the FREQRNG register | Х | х | х | х | х | х | х | Х | х | x | х | х | х | | | 9. | SYSCTRL_RESET_STA<br>TUS macro is not<br>supported | Х | | х | | | х | | | х | | | х | | | | 10. | Zeroization is not supported | Х | | х | | | Х | | | Х | Х | | Х | | | | 11. | The System controller<br>RC oscillator runs at 25<br>MHz after a<br>programming recovery<br>operation | | | NS | х | | | | | NS | х | | | | | | 12. | ECC Point-Multiplication<br>Service and ECC Point-<br>Addition System Service<br>are not supported | | | | | | | | | х | | | х | | | | 13. | Programming the FPGA fabric can occur only at room temperature | | | | | | | | | х | | | х | | | | 14. | Programming the eNVM blocks needs to occur independent of the fabric | | | | | | | | | х | | | х | | | | 15. | PCIe Hot Reset support requires a soft reset solution | | | х | Х | х | х | х | Х | х | х | х | х | х | | | 16. | eNVM1 becomes<br>inaccessible to FPGA<br>fabric master after<br>executing SRAM-PUF<br>services | | | | | | | | | х | х | х | х | х | | #### Notes: - An "X" means that the Errata exists for that particular device and revision number. - A blank box means that the Errata does not exist or the feature does not exist for that particular device and revision number. - NS (Not Supported) means the Programming Recovery Mode is not available in this revision. - Software Errata can be avoided by using Libero SoC v11.4 SPI or newer. Table 3: Summary of IGLOO2 Device Errata (continued) | | | Silicon Revision(s) Affected | | | | | | | | | | | | | | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------|---|-------|----|-----|-------|---------|---|-------|----|-----|------|--------------------| | Errata<br>No. | Errata | M20 | SL005 | M | 2GL01 | 10 | M20 | SL025 | M2GL060 | М | 2GL09 | 90 | M2G | L150 | Software<br>Errata | | | | 0 | 1, 2 | 0 | 1, 2 | 3 | 0 | 1, 2 | 0 | 0 | 1, 2 | 3 | 0 | 1, 2 | | | 17. | After successful<br>completion of 2-step IAP,<br>user design/logic cannot<br>access the fabric SRAM<br>(LSRAM and uSRAM)<br>blocks | х | х | x | х | х | × | х | Х | x | х | х | х | х | | | 18. | SRAM-PUF system<br>services may take two to<br>three seconds to<br>complete | | | | | | | | | х | × | х | х | x | | | 19. | The I/Os state during programming is changed from Z to weak pull-up | х | | Х | | | х | | | | | | х | | | | 20. | For S (security) grade<br>devices, user must not<br>enable write protection<br>for Protected 4 K<br>Regions, also known as<br>Special Sectors in the<br>eNVM | х | x | х | x | x | x | x | × | х | x | х | х | x | | | 21. | Users must not set page lock in eNVM0 for the 060 device and eNVM1 for 090/150 devices | | | | | | | | Х | х | x | х | х | x | | #### Notes: - An "X" means that the Errata exists for that particular device and revision number. - A blank box means that the Errata does not exist or the feature does not exist for that particular device and revision number. - NS (Not Supported) means the Programming Recovery Mode is not available in this revision. - Software Errata can be avoided by using Libero SoC v11.4 SPI or newer. For more information, contact *Microsemi SoC Technical Support*. To order a specific die, contact your local Microsemi sales office. ## **Errata Descriptions and Solutions** ## 1. VPP must be set to 2.5 V when programming or writing the eNVM at Industrial temperature range VPP can be set to 2.5 V or 3.3 V. However, when writing or programming the eNVM of Revision 0 of the M2GL005, M2GL010, and M2GL025 devices below 0°C, VPP must be set to 2.5 V. Refer to the *DS0128: IGLOO2 FPGA and SmartFusion2 SoC FPGA Datasheet* for VPP minimum and maximum settings. The eNVM reading with VPP set to 3.3 V or 2.5 V operates as intended. #### 2. Over-voltage support on MSIOs during Flash\*Freeze mode When the input voltage is driven above the reference voltage for that bank, additional current can be consumed in Flash\*Freeze mode. # 3. Verification of the FPGA fabric at junction temperatures higher than 50°C erroneously indicates a failure Standalone verification (STAPL VERIFY action) should be run at temperatures lower than 50°C. If a VERIFY action is run at temperatures higher than 50°C, a false verify failure may be reported. The Check Digest system services can be used to confirm design integrity at temperatures within the recommended operation conditions. #### 4. DDR\_OUT and I/O-Reg functional Errata due to a software bug This Errata is applicable only if you have created or updated the design using Libero<sup>®</sup> SoC v11.1 SP1 or v11.1 SP2. The corresponding I/O does not function properly in the silicon due to the wrong software implementation of the I/O macro, If you have one of the following in the design: - If you use DDR OUT macro in the design. - If you combine an output or output enable register with an I/O using the PDC command set\_io <portName> -register yes #### Solution: Both Errata are fixed in Libero SoC v11.1 SP3. Migrate the design to Libero SoC v11.1 SP3 or newer version, and re-run Compile and Layout. # 5. Dedicated differential I/O driving the reference clock of the CCC may cause a functional failure due to a software bug If the design has a dedicated differential I/O pair driving the reference clock of the CCC, the input clock may not propagate to CCC due to a software bug, and the device fails during silicon testing. There are several options to drive the ref clock of the CCC. One of the options is to drive from "Dedicated Input PAD x" (x = 0 to 3); this uses hardwired routing. In this option, choose single-ended I/O or differential I/O as the ref clock. This Errata exists when you choose the differential I/O option (dedicated differential I/O is used as CCC reference clock input). This Errata cannot be detected in any functional simulation, and can only be detected in silicon testing. #### Solution: The Errata is fixed in the Libero SoC 11.1 SP3. Migrate the design to Libero SoC 11.1 SP3 or newer version, and re-run Compile and Layout. ### 6. Power-up digest is not supported #### Workaround: Use NVM Data Integrity Check System service after the device is switched ON, and check the data integrity. ## 7. Programming of the eNVM must only occur as part of a bitstream containing the FPGA fabric The Bitstream Configuration Dialog Box in the Libero SoC allows the user to program the eNVM and the FPGA fabric separately. However, if Libero v11.1 SP2 or an older version is used, program the eNVM along with the FPGA fabric for the M2GL005, M2GL010, M2GL025, and M2GL050 devices. The fabric can be programmed separately, if needed. #### Solution: The Errata is fixed in the Libero SoC 11.1 SP3. Migrate the design to Libero SoC 11.1 SP3 or newer version, and re-run Compile and Layout. # 8. Updating eNVM from the FPGA fabric requires changes in the FREQRNG register When updating the eNVM from the FPGA fabric, the NV\_FREQRNG register must be changed from 0x07(default) to 0x0F. eNVM reads are not affected. #### 9. SYSCTRL RESET STATUS macro is not supported #### 10. Zeroization is not supported # 11. The System controller RC oscillator runs at 25 MHz after a programming recovery operation After a programming recovery event, the system controller operates at 25 MHz. In general, the System controller must operate at 50 MHz after a programming recovery event. #### Workaround: For the system controller to operate at 50 MHz, contact soc\_tech@microsemi.com. # 12. ECC Point-Multiplication Service and ECC Point-Addition System Service are not supported #### 13. Programming the FPGA fabric can occur only at room temperature #### 14. Programming the eNVM blocks needs to occur independent of the fabric Customer using Revision 0 of M2GL090 or M2GL150 devices must Program the eNVM block independently in Libero v11.6 or older. Contact Microsemi SoC Technical Support, if you want to Program the eNVM block independently in Revision 0 of M2S090 and M2S150 devices using Libero v11.7. ### 15. PCIe Hot Reset support requires a soft reset solution On IGLOO2 devices, a $PCle^{\$}$ Hot Reset requires a soft FPGA logic reset scheme, which clears the sticky bits of the PCl configuration space. #### Workaround: The application note *AC437: Implementing PCIe Reset Sequence in SmartFusion2 and IGLOO2 Devices* describes the PCIe Hot Reset reset scheme. However, this reset scheme causes PCIe violations in some cases. - For the M2GL060/M2GL090T(S) devices there are no violations. - For the M2GL010/M2GL025/M2GL150T(S) devices at Gen1 rates there are no violations. - For the M2GL/M2GL025/M2GL150T(S) devices at Gen2 rates there are two PCIe CV violations. - Test case 1: TD\_1\_7 (Advanced Error Reporting Capability) - Test case 2: TD\_1\_41 (LinkCap2Control2Status2 Reg) #### 16. eNVM1 becomes inaccessible to FPGA fabric master after executing SRAM-PUF services In the IGLOO2 M2GL090/M2GL150 devices, the System Controller does not release the eNVM1 access after executing the following SRAM-PUF system services: - Create User AC (Activation Code) service - Delete User AC service - Create User KC for an Intrinsic Key service - Create User KC for an Extrinsic Key service - Delete User KC service The above system services are executed successfully. However, the eNVM1 is inaccessible to fabric master. Any subsequent access to eNVM1 after this point, where eNVM1 is locked by the System Controller, results in a stall, and a Power on Reset (POR) is required to remove the stall. #### Workaround: Execute "Get Number of the Key Code (GET\_NUMBER\_OF\_KC)" SRAM-PUF system services immediately after the above services. - The additional GET\_NUMBER\_OF\_KC services releases the eNVM1 access from the System Controller. - The firmware code for running SRAM-PUF services workaround must be executed from eNVM0, eSRAM, or DDR memories only, as the Fabric master does not get access to the eNVM1 that time. # 17. After successful completion of 2-step IAP, user design/logic cannot access the fabric SRAM (LSRAM and uSRAM) blocks If LSRAM/uSRAM Read and Write access fails from the fabric path after performing 2-step IAP, perform a system reset or F\*F Entry/Exit. #### Workaround: The user application must execute System Reset as soon as the IAP system service is completed. Otherwise, user write and read accesses to LSRAM/uRAM are not possible. The System Reset can be generated with the use of the tamper macro (availably in the Libero SoC Catalog). Immediately after the IAP service, the user logic checks the LSRAM/uRAM access. If access is denied, the user logic sends the reset request/interrupt to the system controller via the tamper macro (by enabling the RESET Function in the tamper macro configuration window) and then the system controller executes the system level reset. For a design example on how to implement the workaround, contact at soc\_tech@microsemi.com. #### SRAM-PUF system services may take two to three seconds to complete This Errata is fixed in the latest Date Code devices, where SRAM-PUF system services run fast. contact at soc\_tech@microsemi.com for more information. #### 19. The I/Os state during programming is changed from Z to weak pull-up The state of the I/O during programming is changed from Z to weak pull-up in the latest die revisions. Affected die revisions (marked with "X" in Table 3) have I/Os that are tristated during programming. ### For S (security) grade devices, user must not enable write protection for Protected 4 K Regions, also known as Special Sectors in the eNVM For S (security) devices, there are two or four 4 KB regions per eNVM array that can be protected for read and write, these regions are known as Protected 4 K Regions or Special Sectors. If write protection is enabled for any of these regions, none of the locked pages inside the same eNVM block can be unlocked. ## 21. Users must not set page lock in eNVM0 for the 060 device and eNVM1 for 090/ 150 devices For 060, 090, and 150 device densities: Each eNVM memory block has a user page lock bit (refer to PAGE\_LOCK\_SET register) to lock a page and prevent accidental writing. After the page lock is set in eNVM0 for the 060 device or eNVM1 for the 090/150 devices, the user will not be able to clear the lock for subsequent page updates later. #### Workaround: To use page lock feature, the user can use eNVM0 of 090/150 device and set/clear page lock using the master (for example, M3 or fabric). There is no workaround for the 060 device. User must contact SoC tech support if they already used page lock in the 060 device, which they need to unlock now. ## **Usage Guidelines for IGLOO2 Devices** ### 1. Programming Support There may be package dependencies that may not expose certain programming interfaces. Refer to the *PB0121: IGLOO2 FPGA Product Brief* for device/package specific features.. Table 4: Revision 0 Devices | Programming Mode | JTAG | SPI Slave | Auto<br>Programming | Auto<br>Update | 2-Step IAP | Programming<br>Recovery | |---------------------------|------|-----------|---------------------|----------------|------------|-------------------------| | Programming Interface | JTAG | SPI_SC | SPI_0 | SPI_0 | SPI_0 | SPI_0 | | M2GL005 (S) | Yes | Yes | No | No | No | No | | M2GL010 (S, T, TS) | Yes | Yes | No | No | No | No | | M2GL025 (T, TS) | Yes | Yes | No | No | No | No | | M2GL060 (T, TS) | Yes | Yes | Yes | Yes | Yes | Yes | | M2GL090 (T, TS) | Yes | Yes | No | No | No | Yes* | | M2GL150 (T, TS) | Yes | Yes | No | No | No | No | | Notes *Defende Courte its | | · | · | · | · | · | Note: \*Refer to Errata item #11. Table 5: Revision 1 Devices | Programming Mode | JTAG | SPI Slave | Auto<br>Programming | Auto<br>Update | 2-Step IAP | Programming<br>Recovery | |-----------------------------|--------|-----------|---------------------|----------------|------------|-------------------------| | Programming Interface | JTAG | SC_SPI | SPI_0 | SPI_0 | SPI_0 | SPI_0 | | M2GL005 (S) | Yes | Yes | Yes | Yes | Yes | Yes | | M2GL010 (S, T, TS) | Yes | Yes | Yes | Yes | Yes | Yes* | | M2GL025 (T, TS) | Yes | Yes | Yes | Yes | Yes | Yes | | M2GL090 (T, TS) | Yes | Yes | Yes | Yes | Yes | Yes* | | M2GL0150 (T, TS) | Yes | Yes | Yes | Yes | Yes | Yes | | Note: *Refer to Errata iten | n #11. | 1 | 1 | 1 | | | Table 6: Revision 2 Devices | Programming Mode | JTAG | SPI Slave | Auto<br>Programming | Auto<br>Update | 2-Step IAP | Programming<br>Recovery | |-----------------------------|--------|-----------|---------------------|----------------|------------|-------------------------| | Programming Interface | JTAG | SC_SPI | SPI_0 | SPI_0 | SPI_0 | SPI_0 | | M2GL005 (S) | Yes | Yes | Yes | Yes | Yes | Yes | | M2GL010 (S, T, TS) | Yes | Yes | Yes | Yes | Yes | Yes* | | M2GL025 (T, TS) | Yes | Yes | Yes | Yes | Yes | Yes | | M2GL090 (T, TS) | Yes | Yes | Yes | Yes | Yes | Yes* | | M2GL150 (T, TS) | Yes | Yes | Yes | Yes | Yes | Yes | | Note: *Refer to Errata iten | n #11. | 1 | | 1 | • | | Table 7: Revision 3 Devices | Programming Mode | JTAG | SPI Slave | Auto<br>Programming | Auto<br>Update | 2-Step IAP | Programming<br>Recovery | |-----------------------|------|-----------|---------------------|----------------|------------|-------------------------| | Programming Interface | JTAG | SC_SPI | SPI_0 | SPI_0 | SPI_0 | SPI_0 | | M2GL010 (T, TS) | Yes | Yes | Yes | Yes | Yes | Yes | | M2GL090 (T, TS) | Yes | Yes | Yes | Yes | Yes | Yes | ### 2. SHA-256 System Service Microsemi recommends the message required to be on byte boundary when using SHA-256 System Service for the SmartFusion2 devices. ### 3. Accessing the PCIe Bridge Register in the High-speed Serial Interface The PCIe Bridge registers must not be accessed before the PHY is ready. Wait for the PHY\_READY signal (which indicates that PHY is ready) to be asserted before updating the PCIe Bridge registers. The PHY\_READY signal is normally asserted within 200 us after the device is powered up. Wait for 200 us before accessing the PCIe Bridge registers. ## **Product Support** Microsemi SoC Products Group backs its products with various support services, including Customer Service, Customer Technical Support Center, a website, electronic mail, and worldwide sales offices. This appendix contains information about contacting Microsemi SoC Products Group and using these support services. #### **Customer Service** Contact Customer Service for non-technical product support, such as product pricing, product upgrades, update information, order status, and authorization. From North America, call **800.262.1060**From the rest of the world, call **650.318.4460**Fax, from anywhere in the world **650.318.8044** ### **Customer Technical Support Center** Microsemi SoC Products Group staffs its Customer Technical Support Center with highly skilled engineers who can help answer your hardware, software, and design questions about Microsemi SoC Products. The Customer Technical Support Center spends a great deal of time creating application notes, answers to common design cycle questions, documentation of known Erratas and various FAQs. So, before you contact us, please visit our online resources. It is very likely we have already answered your questions. ### **Technical Support** For Microsemi SoC Products Support, visit http://www.microsemi.com/products/fpga-soc/design-support/fpga-soc-support. #### Website You can browse a variety of technical and non-technical information on the Microsemi SoC Products Group *home page*, at *http://www.microsemi.com/products/fpga-soc/fpga-and-soc*. ## **Contacting the Customer Technical Support Center** Highly skilled engineers staff the Technical Support Center. The Technical Support Center can be contacted by email or through the Microsemi SoC Products Group website. #### **Email** You can communicate your technical questions to our email address and receive answers back by email, fax, or phone. Also, if you have design problems, you can email your design files to receive assistance. We constantly monitor the email account throughout the day. When sending your request to us, please be sure to include your full name, company name, and your contact information for efficient processing of your request. The technical support email address is soc\_tech@microsemi.com. #### My Cases Microsemi SoC Products Group customers may submit and track technical cases online by going to *My Cases*. #### Outside the U.S. Customers needing assistance outside the US time zones can either contact technical support via email (soc\_tech@microsemi.com) or contact a local sales office. Visit About Us for sales office listings and corporate contacts. ## **ITAR Technical Support** For technical support on RH and RT FPGAs that are regulated by International Traffic in Arms Regulations (ITAR), contact us via <code>soc\_tech@microsemi.com</code>. Alternatively, within My Cases, select Yes in the ITAR drop-down list. For a complete list of ITAR-regulated Microsemi FPGAs, visit the ITAR webpage. Power Matters.™ Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 E-mail: sales.support@microsemi.com www.microsemi.com © 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice. #### **About Microsemi** Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 4,800 employees globally. Learn more at www.microsemi.com.