# **RN0174**

# Core10GMAC v2.2 Release Notes





Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100

Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

E-mail: sales.support@microsemi.com www.microsemi.com

© 2018 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 4,800 employees globally. Learn more at www.microsemi.com.



# 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

## **1.1** Revision **3.0**

Updated for Core10GMAC v2.2.

### 1.2 **Revision 2.0**

Updated for Core10GMAC v2.1.

### **1.3** Revision **1.0**

Revision 1.0 was the first publication of this document. Created for Core10GMAC v2.0.

Revision 3 3



# **Contents**

| 1 | Revisi | on History                        |
|---|--------|-----------------------------------|
|   | 1.1    | Revision 3.0                      |
|   | 1.2    | Revision 2.0                      |
|   | 1.3    | Revision 1.0                      |
| 2 | 01     |                                   |
| 2 | Core   | 0GMAC v2.2 Release Notes          |
|   | 2.1    | Overview                          |
|   | 2.2    | Features                          |
|   | 2.3    | Delivery Types                    |
|   | 2.0    | 2.3.1 Obfuscated                  |
|   |        | 2.3.2 Evaluation                  |
|   | 2.4    | Supported Families                |
|   | 2.5    | Supported Tool Flows              |
|   | 2.6    | Installation Instructions         |
|   | 2.7    | Documentation                     |
|   | 2.8    | Supported Test Environments       |
|   | 2.9    | Resolved Issues in v2.2 Release   |
|   | 2.10   | Known Limitations and Workarounds |



# 2 Core10GMAC v2.2 Release Notes

### 2.1 Overview

These release notes accompany the production release of Core10GMAC v2.2. This document provides details about the features, enhancements, system requirements, supported families, implementations, and known issues and workarounds.

### 2.2 Features

Core10GMAC has the following features:

- Ethernet MAC / RS / PAUSE
- Link Training
- Auto-Negotiation

# 2.3 Delivery Types

Core10GMAC is licensed with evaluation and obfuscated RTL.

#### 2.3.1 Obfuscated

Complete RTL code is provided for the core, enabling the core to be instantiated with SmartDesign. Simulation, Synthesis, and Layout can be performed with Libero software. The RTL code for the core is obfuscated using the IP encryption (encryptP1735.pl) solution.

### 2.3.2 Evaluation

Complete RTL code is provided for the core, enabling the core to be instantiated with SmartDesign. Simulation, Synthesis, and Layout can be performed with Libero software. The RTL code for the core is obfuscated using the IP encryption (encryptP1735.pl) solution and has a time bomb feature which will stop functioning after 4 or 8 hours time at 10Gbps data rate using 64bit at 156.25MHz or 32bit at 312.5MHz clock respectively.

## 2.4 Supported Families

PolarFire<sup>®</sup>

# 2.5 Supported Tool Flows

Core10GMAC v2.2 requires Libero SoC PolarFire.

### 2.6 Installation Instructions

The Core10GMAC CPZ file must be installed into Libero software. This is done automatically through the Catalog update function in Libero, or the CPZ file can be manually added using the **Add Core** catalog feature. Once the CPZ file is installed in Libero, the core can be configured, generated, and instantiated within SmartDesign for inclusion in the Libero project.

Refer to the *Libero SoC Online Help* for further instructions on core installation, licensing, and general use.

Revision 3 5



### 2.7 Documentation

This release contains a copy of the *Core10GMAC Handbook*. The handbook, describes the core functionality and gives step-by-step instructions on how to simulate, synthesize, and place-and-route this core, and also implementation suggestions. Refer to the *Libero SoC Online Help* for instructions on obtaining IP documentation.

For updates and additional information about the software, devices, and hardware, visit the Intellectual Property pages on the Microsemi SoC Products Group website: visit:

http://www.microsemi.com/products/fpga-soc/design-resources/ip-cores.

### 2.8 Supported Test Environments

No testbench is provided with Core10GMAC.

### 2.9 Resolved Issues in v2.2 Release

#### Table 1 • Resolved SARs in Core10GMAC v2.2 Release

| SAR   | Description                                                                            |
|-------|----------------------------------------------------------------------------------------|
| 99952 | Accessing C73 and C72 rx registers through AHB when no Rx signal present causes crash. |
| 98848 | Shim layer for AN needs to be updated.                                                 |

### 2.10 Known Limitations and Workarounds

There are no known limitations and workarounds for Core10GMAC.

Revision 3 6