# **8 Ports Power Over Ethernet Manager** #### **DATASHEET** #### **DESCRIPTION** Microsemi's PD69008 Power over Ethernet (PoE) Manager chip integrates power, analog and state of the art embedded core logic into a single 80-pin, plastic QFP package. The device is used in Ethernet switches and Midspans to enable network devices to share power and data over the same cable. PD69008 device is an 8-port, mixed-signal, high-voltage Power over Ethernet driver. It enables detection of IEEE802.3af-2003 compliant PDs (Powered Devices) and IEEE802.3AT High Power Devices, thus, ensuring safe power feeding and disconnection of ports. With full digital control via a serial communication interface and a minimum of external components, the device integrates into multi-port and highly populated Ethernet switches and routers. The PD69008 executes all real time functions as specified in the IEEE802.3af-2003 ("AF") standard and IEEE802.3at High Power ("AT") functionality, including load detection, "AF" and "AT" classification and port status monitoring. In addition it performs system level activities such as power management and MIB support for system management. The PoE device is designed to detect and disable disconnected ports, utilizing both DC and AC disconnection methods, as specified in the IEEE 802.3af-2003 standard. The PD69008 is designed to support 2 main configurations: - Auto mode: For Basic "AF" and "AT" PSE equipment - Enhanced mode: For High End, Extended features set of AF and AT PSE equipment. **IMPORTANT:** For the most current data, consult *MICROSEMI*'s website: <a href="http://www.microsemi.com">http://www.microsemi.com</a> ## PACKAGE PIN OUT ### **KEY FEATURES** #### PD69008 Auto Mode features: - ◆ Fully IEEE802.3af-2003 compliant - Designed to support IEEE802.3at including two-event classification - Supports pre-standard PD detection - Supports Cisco devices detection - IETF Power Ethernet MIB (RFC 3621) compliant - ♦ Single DC voltage input (44v-57v) - ♦ Wide temperature range: -40° C to +85° C - Low thermal dissipation (0.5 $\Omega$ sense resistor) - Drives 8 independent two-pairs power ports or 64-pairs ports - Can cascade up to 8 PoE devices (64 ports) - ♦ EEPROM interface for software patching and parameter configuration - I<sup>2</sup>C Host interface - Supports Interrupt out pin - Dynamic power management - Emergency power management supporting three configurable Power Bank I/Os - ♦ Direct register communication - ♦ Direct LED drive supporting one or two colors - ♦ Continuous monitoring per port and system data - ◆ Parameter setting per port and per system - Power soft start algorithm - ◆ Thermal monitoring/protection - ♦ Voltage monitoring/protection - ♦ H/W disable ports input - ♦ Built in 3.3 V regulator - ♦ Internal power on reset - Enhanced SPI bus for internal communication - ♦ External EEPROM for system parameters update - ♦ SW ROM patch option - RoHS compliant ## **Enhanced Modes Additional Features:** - ♦ I<sup>2</sup>C or UART Host interface - ♦ Serial communication protocol backwards compatible with PD63000 and PDIC66000 - Added monitoring - Extended parameters setting - Port matrix for flexible PCB Layout - Field upgradeable software - Emergency Power Management with four power supplies # 8 Ports Power Over Ethernet Manager #### **DATASHEET** | | P | ACKAGE ORDER INFO | THERMAL DATA | | | | | |--------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|--| | T <sub>A</sub> (°C) | C) LF Plastic 12x12x1.4 mm LQFP 80 pin | | $\theta_{\rm JA} = 25 ^{\circ}{ m C/W}$ | | | | | | 1A ( C) | | RoHS Compliant / Pb-free / MSL3 | THERMAL RESISTANCE-JUNCTION TO AMBIENT | | | | | | -40 to 85 | PD69008 | | Junction Temperature Calculation: $T_J = T_A + (P_D \times \theta_{JA})$ . | | | | | | | | s with date code "XAA0843" or later. | The $\theta_{JA}$ numbers are guidelines for the thermal performance of the | | | | | | Date code: See the bottom line (XAA0843) in the Pin Configuration drawing. Where "0843" is | | | device/pc-board system. All of the above assume no ambient airflow. | | | | | | | the date code | e, "08"IS the year (2008), and "43" is the week | | | | | | ### PACKAGE INFORMATION # **8 Ports Power Over Ethernet Manager** #### **DATASHEET** #### NOTES: - 1. DATUMS T, U AND Z TO BE DETERMINED WHERE THE LEADS EXIT THE PLASTIC BODY AT DATUM PLANE H. - 2. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25mm PER SIDE. DIMENSIONS D AND E ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. - 3. DIMENSION 6 DOES NOT INCLUDE DAM BAR PROTRUSION. ALLOWABLE DAM BAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM 6 DIMENSION BY MORE THAN 0.08mm. DAM BAR CAN NOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN A PROTRUSION AND AN ADJACENT LEAD IS 0.07mm. - A EXACT SHAPE OF EACH CORNER IS OPTION. | DIM | MIN | NOM | MAX | DIM | MIN | NOM | MAX | | |-----|------|--------|------|-----|------|-------|------------|-----| | Α | | - | 1.2 | L1 | | 1 REF | | | | A1 | 0.05 | 5 | 0.15 | R1 | 0.08 | | | | | A2 | 0.95 | 5 1 | 1.05 | R2 | 0.08 | | 0.2 | | | b | 0.17 | 0.22 | 0.27 | S | 0.2 | | | | | b1 | 0.17 | 7 0.2 | 0.23 | θ | 0. | | 7* | | | С | 0.09 | 9 | 0.2 | θ1 | 0. | | | | | с1 | 0.09 | 9 | 0.16 | θ2 | 11* | | 13° | | | D | | 14 BS | 0 | θ3 | 11* | | 13* | | | D1 | | 12 BS | 0 | М | 5.5 | 5.6 | 5.7 | | | е | | 0.5 BS | С | N | 5.5 | 5.6 | 5.7 | | | Ε | | 14 BS | 0 | | | | | | | E1 | | 12 BS | 0 | | | Т г | IMENSION / | AND | | L | 0.45 | 5 0.6 | 0.75 | | UNIT | | TOLERANCE | | | | | | | | MM | | ASME Y14. | 5M | Figure 1: PD69008 Package Description # **8 Ports Power Over Ethernet Manager** | MAIN FEATURES DESCRIPTION | | | | | | | | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Feature | Description | | | | | | | | | PD69008 Auto Mode Features | | | | | | | | IEEE802.3af-2003 and IEEE802.3at Compliant | The PD69008 meets all IEEE-802.3AF-2003 standard requirements and all IEEE802.3at draft requirements such as: • Multi – point resistor detection • AF and AT PD classification function including two-events • AC disconnect and DC disconnect functions • Supports Back-off feature for Midspan implementation | | | | | | | | IETF Power Ethernet MIB | The PD69008 meets all IETF power Ethernet MIB (RFC 3621) requirements such as: port | | | | | | | | (RFC 3621) Compliant | enable/disable, port priority, classification, error counters and system/port power consumption. | | | | | | | | O' - I - DO Walker - I 1 | The PD69008 requires a single DC voltage source: 44V to 57V. No additional voltage sources | | | | | | | | Single DC Voltage Input | (e.g. 3.3V/5V) are required for the PoE system's operation. | | | | | | | | | The PD69008 can operate in a very wide temperature range: -40°c to +85°c. | | | | | | | | Wide temperature range: -40°c to +85°c | This wide temperature range enables to integrate the PD69008 into small unventilated boxes | | | | | | | | -40 € 10 103 € | and be used in harsh environments. | | | | | | | | Low power dissipation | The PD69008 has an exposed pad which keeps the device in low temperatures. The Rsense | | | | | | | | (0.5Ω sense resistor and | in PD69008 applications is only $0.5\Omega$ and the external FET can be selected to be less than | | | | | | | | <0.2Ω FET) | 0.2Ω, reducing power dissipation and allowing for fan-less operation | | | | | | | | Drives 8 Independent | The PD69008 has high port density (eight ports), integrated into a single device, thus saving | | | | | | | | Power Ports | PCB space, reducing PoE system cost and simplifying the circuit design. | | | | | | | | | The PD69008 is designed to drive eight external Power FET in order to implement flexible | | | | | | | | External Power FET Per Port | power solution and simplify circuit design, allowing the customer to fit the FET to the | | | | | | | | | temperature and current requirements of the application. | | | | | | | | Can be Cascaded for up | PD69008 PoE devices can be cascaded for up to 64 ports PoE system, utilizing 8 PoE | | | | | | | | to 8 PoE Devices | devices that fit into a Auto Mode Master/Slave configuration. | | | | | | | | I <sup>2</sup> C Communication for Internal Interface | Allows communication between the Host CPU and the PoE devices for monitoring and setting. | | | | | | | | | When working in either Auto Mode or Enhanced Mode, the system supports the following | | | | | | | | Power Management | power management modes: Class mode, Allocation mode, Dynamic and Auto-PM mode that | | | | | | | | | combines all modes. The power management feature is a continuous real-time algorithm | | | | | | | | | utilized to protect against over-power consumption. Disconnection and connection of ports is | | | | | | | | | performed as specified in the power management mode. | | | | | | | | _ | Three power supply indication inputs for quick shutdown of ports according to pre-defined | | | | | | | | Emergency Power Management | priority table in cases where power supply failure occurs. Four power supplies are supported | | | | | | | | | in the Enhanced Mode | | | | | | | | Direct Register | The Host CPU communicates with the PoE devices by writing and reading to/from | | | | | | | | Communication | their registers. | | | | | | | | | The Host CPU can receive on-line information per port such as: | | | | | | | | Continuous Monitoring | Port current and power measurement | | | | | | | | per Port | Port class | | | | | | | | | Port Status (on, off, overload, short and more) | | | | | | | # **8 Ports Power Over Ethernet Manager** | | On-line system telemetries for the Host CPU, such as: | | | | | | |-------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|--| | Continuous System | Voltage measurement | | | | | | | data | Total system and per port power consumption | | | | | | | | System and ICs status | | | | | | | | Configurable parameters via the Host CPU, such as: | | | | | | | | Port priority | | | | | | | Parameter Setting per | Power management parameters (power limit, Guard band level, PM | | | | | | | Port and Per System | mode) | | | | | | | | Forced power and disable power per port | | | | | | | | AC/DC disconnect method | | | | | | | Pre-Standard PD<br>Detection | Enables detection and powering of pre-standard devices (PDs). | | | | | | | Detection of Cisco<br>Devices | Enables detection and powering of all Cisco devices including pre-standard terminals. | | | | | | | | Enables the Host-CPU to reduce communication volume. | | | | | | | | Whenever a PoE event (masked by the CPU) occurs, the PoE Controller sends an | | | | | | | Interrupt - Out | interrupt to the Host for notification. Events are port-based, chip-based, or system- | | | | | | | | based <sup>(1)</sup> . | | | | | | | 150.0 | Direct SPI interface to an external LED Stream circuitry. It enables the designer to | | | | | | | LED Support | implement a simple LED circuit without any software code <sup>(1)</sup> | | | | | | | | SW code updates and configuration using external EEPROM or Downloaded by the | | | | | | | Code Patching | HOST CPU (1) | | | | | | <sup>(1)</sup> When using Interupt\_n pin - LED stream and external EEPROM support are not available. For more information refer to Microsemi's PoE Application Notes # **8 Ports Power Over Ethernet Manager** | Feature | Description | |----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Enhanced Modes – Additional Features | | I <sup>2</sup> C / UART Host interface | Allows I <sup>2</sup> C communication or UART communication between the Host CPU and the PoE controller for continuous monitoring and for port parameter setting using the serial communication protocol backwards compatible with the PD63000 and the PDIC66000. | | Additional Continuous<br>Monitoring per Port and<br>Per System | The Host-CPU can receive additional information from the PoE controller such as: Additional port statuses, port matrix, PoE interrupt events, etc. | | Additional parameters setting per Port and Per System | The Host-CPU can configure additional parameters such as: LEDs parameters, port matrix, PoE Controller interrupt-out masks, flags, etc. | | Port Matrix | Allows the layout designer to connect the physical ports to the logical ports whenever needed. | | Software Download for<br>Program Upgrading | Allows upgrading of the PoE mode software via download procedure in the field. | # **8 Ports Power Over Ethernet Manager** **DATASHEET** #### MAIN FUNCTIONAL SIGNALS DESCRIPTION ### **Detection Signal** Waveform of the PSE output when performing line detection procedure is shown below. The PoE device utilizes 4 voltage levels over the output port. ### **AF Class Signal** Waveform of the PSE output AF classification is shown below; Once the PD is recognized as a valid PoE PD, the classification voltage is applied, followed by full operating power. # **MCA Class Signal** Waveform of the PSE output MCA classification is shown below; Once the PD is recognized as a valid Type 2 PoE PD (high power PD), the classification event 1 voltage is applied (18v), followed by a mark 1 event voltage followed again by classification event and mark event. ### **AC Disconnect** When a valid PD is connected to the port terminals, the AC signal amplitude sensed is as low as ~10 mVp-p. When the PD disconnects from the PSE terminals, the AC signal amplitude sensed rises. After several high pulses (300-400 ms), the port power shuts down. #### **Start Up Event** After the detection and classification phases end, the PSE will apply the full operation voltage. ### **Overload Event** If port current in exceeds ICUT threshold for longer than Tovl, the PSE removes power from the PI as shown in the figure below. # 8 Ports Power Over Ethernet Manager # 8 Ports Power Over Ethernet Manager #### **DATASHEET** | ${f v}_{ m main}$ | -0.3 to 80 V( | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | DGND, AGND, QGND, SENSE_NEG | | | V <sub>PORT_POSx</sub> | -0.3 to 80 V <sup>(</sup> | | V <sub>PORT_POSx</sub> - V <sub>PORT_NEGx</sub> | | | PORT_SENSExGate x | | | | -0.3 to 3 | | V <sub>PERI</sub><br>EXT_REG<br>2CINI, ASICINI | 0.3 to 6 V | | MISO, MOSI, SCK, SCL, SDA, CLK, RESETN, CS_N, INTERRUPT, POWER_BANK[20], LSD, LSC, LSL, SDA | A_OUT -0.3 to (VPERI+ | | ESD (Human Body Model | 2 to 2 kV | | Max junction temperature (Tjunc) | +150 °C | | function-ambient thermal resistance $(\theta_{JA})$ | 30° C/W(4 | | function-case thermal resistance (θυς) | 10° C/V | | Lead temperature (soldering, 10 s) | 260° ( | | Storage temperature | 40° to +125° ( | | | | | <b>lotes</b> : "x" defines port numbers, 0 through 3, inclusive. (1) 80 V is the transient voltage that can be applied for 1 min max. (2) Maximum value between grounds. (3) ESD testing is performed in accordance with the Human Body Model (CZap = 100 pF, RZap = 1500 Ω). (4) with 4ML PCB – no air flow | | | OPERATING CONDITIONS | | | | | | | | | | |--------------------------------------------|----------|----------|----------|------|--|--|--|--|--| | PARAMETER | MIN. | NOM. | MAX. | UNIT | | | | | | | Operating temperature At full load ambient | -40 | | +85 | ° C | | | | | | | Operational limitations (1) | 15 to 44 | 44 to 55 | 55 to 57 | V | | | | | | (1) Operating functions depend on the input voltage, as shown in Figure 2. Figure 2: Operational Ranges # 8 Ports Power Over Ethernet Manager | ELECTRICAL CHARACTERISTICS | | | | | | | | | | |----------------------------|-----------------|-------------------------------------------------------------|-----|-----|------|------|--|--|--| | PIN NAME: | | | | | | | | | | | PAD TYPE: | Schmitt Ti | Schmitt Trigger CMOS input, TTL Level with no internal Res. | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | High Level Input Voltage | V <sub>IH</sub> | 2.0 | | | V | | | | | | Low Level Input Voltage | V <sub>IL</sub> | | | 0.8 | V | | | | | | Input Voltage Hysteresis | | 0.3 | | | V | | | | | | Input High Current | I <sub>IH</sub> | -1 | | 1 | μA | | | | | | Input Low Current | I <sub>IL</sub> | -1 | | 1 | μA | | | | | | PIN NAME: PAD TYPE: | <ul> <li>LSD Multiplexed with GPIO_2</li> <li>LSC Multiplexed with GPIO_3</li> <li>POWER_GOOD0 Multiplexed with GPIO_0</li> <li>POWER_GOOD1 Multiplexed with GPIO_1</li> <li>POWER_GOOD2 Multiplexed with GPIO_4</li> </ul> CMOS I/O, TTL Level with no internal pull up / pull down resistor, with Schmitt trigger Input | | | | | | | | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|------|------------|--|--| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | High Level Input Voltage | V <sub>IH</sub> | 2.0 | | | V | | | | | Low Level Input Voltage | V <sub>IL</sub> | | | 0.8 | V | | | | | Input Voltage Hysteresis | | 0.3 | | | V | | | | | Input High Current | I <sub>IH</sub> | -1 | | +1 | μA | | | | | Input Low Current | I <sub>IL</sub> | -1 | | +1 | μA | | | | | High Level Output Voltage | | VPERI-<br>0.4V | | | V | lout=-2 mA | | | | Low Level Output Voltage | | | | 0.4 | V | lout=2 mA | | | # 8 Ports Power Over Ethernet Manager | PIN NAME: | • C: | CK<br>S_N<br>OSI | | | | | |--------------------------|-----------------|------------------|------------|------------|------------|-----------------------------| | PAD TYPE: | | | vel with i | internal p | oull up cu | irrent source, with Schmitt | | | trigger In | out | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | High Level Input Voltage | V <sub>IH</sub> | 2.0 | | | V | | | Low Level Input Voltage | V <sub>IL</sub> | | | 0.8 | V | | | Input Voltage Hysteresis | | 0.3 | | | V | | | Input High Current | I <sub>IH</sub> | -1 | | +1 | μA | | | Input Low Current | I <sub>IL</sub> | -1 | | +1 | μA | | | High Level Output | | VPERI- | | | V | lout = -2 mA | | Voltage | | 0.4 V | | | | | | Low Level Output | | | | 0.4 | V | lout = 2 mA | | Voltage | | | | | | | | Pull up current | | 10 | 20 | 50 | uA | | | PIN NAME: | • M | ISO | | | | | | | | |--------------------------|-----------------|--------------------------------------------------------------------------------------|-----|-----|------|--------------|--|--|--| | PAD TYPE: | | CMOS I/O, TTL Level with internal pull up current source, with Schmitt trigger Input | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | High Level Input Voltage | V <sub>IH</sub> | 2.0 | | | V | | | | | | Low Level Input Voltage | $V_{IL}$ | | | 0.8 | V | | | | | | Input Voltage Hysteresis | | 0.3 | | | V | | | | | | Input High Current | I <sub>IH</sub> | -1 | | +1 | μΑ | | | | | | Input Low Current | I <sub>IL</sub> | -1 | | +1 | μΑ | | | | | | High Level Output | | VPERI- | | | V | lout = -2 mA | | | | | Voltage | | 0.4V | | | | | | | | | Low Level Output | | | | 0.4 | V | lout = 2 mA | | | | | Voltage | | | | | | | | | | | Pull down current | | 10 | 20 | 50 | uA | | | | | # **8 Ports Power Over Ethernet Manager** | PIN NAME: PAD TYPE: | RESET_N SDA SDA_OUT Multiplexed with TEST_MODE Digital I/O – input/output open drain CMOS Open Drain Output with Schmitt Trigger Input, TTL Level (external pull up res. Only)) | | | | | | | | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-------------|--|--| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | High Level Input<br>Voltage | V <sub>IH</sub> | 2.0 | | | V | | | | | Low Level Output<br>Voltage | V <sub>OL</sub> | | | 0.4 | V | lout = 6 mA | | | | Low Level Input<br>Voltage | V <sub>IL</sub> | | | 0.8 | V | | | | | Input Voltage<br>Hysteresis | | 0.3 | | | V | | | | | OFF State Output<br>Current | | -1 | | +1 | uA | | | | | PIN NAME: | • CS | CS_EEPROM & LSL Multiplexed with INTERRUPT_N | | | | | | | | | |------------------|----------|----------------------------------------------|-------------|--------------|-------------|-------------|--|--|--|--| | PAD TYPE: | CMOS Ope | en Drain O | utput (exte | ernal pull u | ıp res. Onl | (y)) | | | | | | PARAMETER | SYMBOL | | | | | | | | | | | | | | | | | | | | | | | Low Level Output | | | | 0.4 | V | lout = 6 mA | | | | | | Voltage | | | | | | | | | | | | | | | | | | | | | | | | OFF State Output | | -1 | | +1 | uA | | | | | | | Current | | | | | | | | | | | | | | | | | | | | | | | | PIN NAME: | | <ul><li>VPORT_NEGx</li><li>REF_PORT_NEG</li></ul> | | | | | | | | |-------------------------|------------|---------------------------------------------------|-----|-----|------|-----------------------------------------------------------------------|--|--|--| | PAD TYPE: | High Volta | igh Voltage Analog Pad | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | Pin Current Consumption | | -10 | | +10 | | Port driver OFF, Vport differential measurement OFF, AC generator OFF | | | | # **8 Ports Power Over Ethernet Manager** | PIN NAME: | PORT_SENSEx | | | | | | | | | | |-------------------|-------------|------------------------|-----|-----|------|----------------------------------|--|--|--|--| | PAD TYPE: | Low Voltag | Low Voltage Analog Pad | | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | | Operating Voltage | | 0 | | 0.5 | V | With external 0.5 Ohms 2% to GND | | | | | | Internal Current | | | | 20 | uA | | | | | | | Consumption | | | | | | | | | | | | PIN NAME: | | <ul><li>VPORT_POSx</li><li>VPORT_NEGx</li></ul> | | | | | | | | |-----------------------|-------------|-------------------------------------------------|--|----|---|--|--|--|--| | PAD TYPE: | High Voltag | ligh Voltage Analog Pad | | | | | | | | | PARAMETER | SYMBOL | SYMBOL MIN TYP MAX UNIT NOTE | | | | | | | | | Operating Voltage (to | | 0 | | 62 | V | | | | | | GND) | | | | | | | | | | | PIN NAME: | • VM | VMAIN | | | | | | | | | | |-------------------|-------------|-------------------------|------|-----|------|----------------|--|--|--|--|--| | PAD TYPE: | High Voltag | High Voltage Supply Pad | | | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | | | Operating Voltage | | 44 | | 57 | V | | | | | | | | VMAIN Current | | | 13.6 | 16 | mA | Total on VMAIN | | | | | | | Consumption | | | | | | | | | | | | | PIN NAME: | CP_OUT | | | | | | | | | | |----------------------------------|--------|--------|-----|-----|------|------|--|--|--|--| | PAD TYPE: | Analog | Analog | | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | | Operating voltage | | 44 | | 68 | V | | | | | | | Pin Internal Current Consumption | | | | 5 | mA | | | | | | | PIN NAME: | • CP | • CP_IN | | | | | | | | |-------------------|--------|---------|-----|-----|------|------|--|--|--| | PAD TYPE: | Analog | | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | Operating Voltage | | 34 | | 57 | V | | | | | # 8 Ports Power Over Ethernet Manager | PIN NAME: | • AD | ADC2p5, VCC2p5, VPERI, EXT_REG | | | | | | | | | | | |---------------------------|--------|--------------------------------|-----|------|------|------------------------------------------------|--|--|--|--|--|--| | PAD TYPE: | Analog | | | | | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | | | | ADC2p5 Output Voltage | | 2.45 | | 2.55 | V | | | | | | | | | ADC2p5 Internal Current | | | | 6 | mA | Recommended external cap. | | | | | | | | Consumption | | | | | | = 47 nF to 135 nF | | | | | | | | VCC2p5 Output Voltage | | 2.37 | | 2.62 | V | Recommended external cap.<br>= 47 nF to 135 nF | | | | | | | | VPERI Output Voltage | | 3.10 | | 3.5 | V | Recommended external cap. = 1 uF to 4.7 uF | | | | | | | | VPERI External Current | | | | 6 | mA | Without external NPN | | | | | | | | Load | | | | | | | | | | | | | | EXT_REG Output<br>Current | | | | 6 | mA | | | | | | | | | PIN NAME: PAD TYPE: | | ASICINI, I2CINI (max. capacitance between mode input to GND should NOT exceed 1nF) Analog | | | | | | | | |---------------------|--------|--------------------------------------------------------------------------------------------|-----|--------|------|------|--|--|--| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | Operating Voltage | | 0 | | ADC2p5 | V | | | | | | Current Consumption | | -1 | | +1 | uA | | | | | | PIN NAME: | • IRE | IREF | | | | | | | | |----------------|--------|------|-----|------|------|-------------------------------|--|--|--| | PAD TYPE: | Analog | | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | Output Voltage | | 1.21 | | 1.34 | V | With external 24.9 K resistor | | | | | | | | | | | to GND | | | | # **8 Ports Power Over Ethernet Manager** ### **DATASHEET** | PIN NAME: | • FE | | | | | | | | | |----------------|--------|-----|-----|-----|------|------|--|--|--| | PAD TYPE: | Analog | | | | | | | | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | NOTE | | | | | Output voltage | | 11 | | 14 | V | | | | | #### DYNAMIC CHARACTERISTICS The PD69008 utilizes three programmable current level thresholds ( $I_{min}$ , $I_{cut}$ , $I_{lim}$ ) and three timers ( $T_{min}$ , $T_{cut}$ , $T_{lim}$ ). Loads that dissipate more than $I_{cut}$ for longer than $T_{cut}$ are classified as 'overloads' and are automatically shutdown. Loads that consume $I_{lim}$ current for more than $T_{lim}$ are shutdown and classified as 'short circuit state'. In cases where the PD69008 is configured to operate in DC-Disconnect mode, and the output current is below $I_{min}$ for more than $T_{min}$ , the PD is classified as 'no-load' and is shutdown. In cases where the PD69008 is configured to operate in AC-Disconnect mode, and the load's impedance is above a pre-defined impedance for more than $T_{min}$ , the PD is classified as 'no-load' and is shutdown. Automatic recovery from overload and no-load conditions is attempted every period of $T_{OVLREC}$ and $T_{UDLREC}$ (typically 5 and 1 seconds, respectively). Output power is limited to $I_{lim}$ , which is a maximum peak current allowed at the port. | | | AF PORTS PARAMETERS | | | | | |--------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|------| | PARAMETER | | CONDITIONS | MIN. | TYP. | MAX. | UNIT | | Automatic recovery from overload shutdown | | value, measured from port shutdown modified through control port) | | 5 | | S | | Automatic recovery from no-load shutdown | | value, measured from port shutdown modified through control port) | | 1 | | s | | Cutoff timers accuracy | Typical a | accuracy of T <sub>cut</sub> | 4 | 2 | 0 | ms | | Inrush current | I <sub>Inrsh</sub> | For t=50 ms, C <sub>load</sub> =180 uF max. | 400 | | 450 | mA | | Output current operating range | I <sub>port</sub> | Continuous operation after startup period. | 10 | | 375 | mA | | Output power available, operating range | P <sub>port</sub> | Continuous operation after startup period, at port output. | 0.57 | | 15.4 | W | | Off mode current | I <sub>min1</sub> | Must disconnect for t greater than T <sub>UVL</sub> | 0 | | 5 | mA | | | I <sub>min2</sub> | May or may not disconnect for t greater than T <sub>UVL</sub> | 5 | 7.5 | 10 | mA | | PD power maintenance request drop-out time limit | ТРМДО | Buffer period to handle transitions | 300 | | 400 | ms | | Over load current detection range | I <sub>cut</sub> | Time limited to TovL | 350 | | 400 | mA | | Over load time limit | Tovl | | 50 | | 75 | ms | | Turn on rise time | Trise | From 10% to 90% of $V_{port}$ (Specified for PD load consisting of 100 uF capacitor in parallel to 200 $\Omega$ ). | 15 | | | us | | Turn off time | Toff | From V <sub>port</sub> to 2.8 Vdc | | | 500 | ms | | Time Maintain Power Signature | T <sub>MPS</sub> | DC modulation time for dc disconnect | | 49 | | ms | | AC disconnect impedance | Zac | | 27 | 600 | 2000 | ΚΩ | Copyright © 2011 # **8 Ports Power Over Ethernet Manager** #### **DATASHEET** #### THERMAL DATA ### **Power Dissipation** The internal power consumption of a single device from the DC input is based on the following: Input voltage range...... 44 to 57 VDC Input current...... 13.6 mA typical; 16 mA max. $P_{main} = V_{main} \times I_{main}$ $P_{main}$ typ. = 48 VDC x 13.6 mA = 0.652W $P_{main}$ max. = 57 VDC x 16 mA = 0.912 W The above data is considered with no external current consumption on Vperi (or with external NPN) ### PROTECTION MECHANISM The PD69008 has an internal thermal protection designed to protect against junction overheating. Two temperature sensors are integrated into the device: they are used for protection and for temperature monitoring. Thermal protection mechanism protects the functionality of the device, in cases where over – temperature occurs. Maximum temperature for ports operation = 155°C Above this temperature the PD69008 will automatically shut down the ports to protect the device from overheating. The PD69008 will turn-on the ports again after the temperature will decrease back to 130°C An Interrupt will be generated from Interrupt\_n pin when the measured temperature will reach the pre defined level in temperature alarm register. #### **Indicator Sensors** The temperature sensors monitor the local temperature inside the device. Their average temperature value is calculated by the PD69008. All values are stored in internal registers for data retrieval. # 8 Ports Power Over Ethernet Manager #### **DATASHEET** | | FUNCTIONAL PIN DESCRIPTION | | | | | |-----|--------------------------------|------------|-------------------------------------------|--|--| | Pin | Pin Name Pin Type<br>[Package] | | Description | | | | 0 | PAD | Gnd | Exposed pad connected to underside of die | | | | 1 | VPORT_POS0 | Analog I/O | Port 0 positive input | | | | 2 | VPORT_POS1 | Analog I/O | Port 1 positive input | | | | 3 | VPORT_POS2 | Analog I/O | Port 2 positive input | | | Copyright © 2011 Rev. 1.1, 2011-03-09 # **8 Ports Power Over Ethernet Manager** ### **DATASHEET** | FUNCTIONAL PIN DESCRIPTION | | | | | |----------------------------|-------------------------------------|---------------|--------------------------------------------------------------|--| | Pin | Pin Name<br>[Package] | Pin Type | Description | | | 4 | VPORT_POS3 | Analog I/O | Port 3 positive input | | | 5 | VPORT_POS4 | Analog I/O | Port 4 positive input | | | 6 | VPORT_POS5 | Analog I/O | Port 5 positive input | | | 7 | VPORT_POS6 | Analog I/O | Port 6 positive input | | | 8 | VPORT_POS7 | Analog I/O | Port 7 positive input | | | 9 | NC | | Not Connected | | | 10 | NC | | Not Connected | | | 11 | NC | | Not Connected | | | 12 | NC | | Not Connected | | | 13 | CP_OUT | Analog I/O | Charge Pump Output Pulse | | | 14 | CP_IN | Supply | Charge pump input | | | 15 | VMAIN | Supply | Main Voltage supply | | | 16 | REF_PORT_NEG | Analog I/O | Port negative reference | | | 17 | DGND2 | GND | Digital ground | | | 18 | POWER_GOOD0 MULTIPLEXED WITH GPIO_0 | Digital I/O | Power supply monitoring Multiplexed with General purpose I/O | | | 19 | POWER_GOOD1 MULTIPLEXED WITH GPIO_1 | Digital I/O | Power supply monitoring Multiplexed with General purpose I/O | | | 20 | POWER_GOOD2 MULTIPLEXED WITH GPIO_4 | Digital I/O | Power supply monitoring Multiplexed with General purpose I/O | | | 21 | AGND1 | GND | Analog ground | | | 22 | VPORT_NEG6 | Analog I/O | Port 6 negative voltage feeding | | | 23 | PORT_SENSE6 | Analog I/O | Channel current monitoring | | | 24 | FET_G6 | Analog I/O | Port 6 – Gate control | | | 25 | FET_G7 | Analog I/O | Port 7 – Gate control | | | 26 | PORT_SENSE7 | Analog I/O | Channel current monitoring | | | 27 | VPORT_NEG7 | Analog I/O | Port 7 negative voltage feeding | | | 28 | NC | | Not Connected | | | 29 | NC | | Not Connected | | | 30 | NC | | Not Connected | | | 31 | NC | | Not Connected | | | 32 | NC | | Not Connected | | | 33 | NC | | Not Connected | | | 34 | NC | | Not Connected | | | 35 | NC | | Not Connected | | | 36 | NC | | Not Connected | | | 37 | NC | | Not Connected | | | 38 | NC | | Not Connected | | | 39 | NC | | Not Connected | | | 40 | DGND1 | GND | Digital ground | | | 41 | DISABLE_PORTS_N | Digital Input | Disable All Ports Power – Active Low | | | 42 | CS_N | Digital I/O | SPI bus, Chip Select | | | 43 | MISO | Digital I/O | SPI bus, Master Data in/slave out | | | 44 | MOSI | Digital I/O | SPI bus, Master Data out/slave in | | | 45 | SCK | Digital I/O | SPI bus, Serial clock I/O | | | 46 | SCL | Digital Input | I2C bus, Serial Clock Input | | Copyright © 2011 Rev. 1.1, 2011-03-09 # PD69008 8 Ports Power Over Ethernet Manager | | FUNCTIONAL PIN DESCRIPTION | | | | | | |-----|------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--| | Pin | Pin Name<br>[Package] | Pin Type | Description | | | | | 47 | SDA_OUT MULTIPLEXED WITH TEST_MODE | Digital I/O | Third pin in I <sup>2</sup> C protocol Test Mode Pin – Must be tied to VPERI with pull-up resistor if not used | | | | | 48 | SDA | Digital I/O | I2C bus, open drain | | | | | 49 | RESET_N | Digital I/O | Active Low Reset I/O | | | | | 50 | IREF | Analog I/O | Current reference | | | | | 51 | ASICINI | Analog Input | Analog input for Asic initialization | | | | | 52 | VCC2P5 | Internal Regulator | Internal 2.5v source – not to be used for external devices | | | | | 53 | I2CINI | Analog Input | Analog input for I2C initialization | | | | | 54 | QGND | GND | Quiet analog ground | | | | | 55 | ADC2P5 | Internal reference | ADC reference – not to be used for external devices | | | | | 56 | EXT_REG | Analog Out | External regulation | | | | | 57 | VPERI | Analog Out | Regulated 3.3v output voltage source for external devices | | | | | 58 | CS_EEPROM_N & LSL MULTIPLEXED WITH INTERRUPT_N | Digital Output Open drain | SPI bus, EEPROM Chip Select & LED Stream Latch (if set) Multiplexed with interrupt out | | | | | 59 | LSD MULTIPLEXED WITH GPIO_2 | Digital I/O | LED Stream Data – data out Multiplexed with General purpose I/O | | | | | 60 | LSC MUXED WITH GPIO_3 | Digital I/O | LED Stream CLK- CLK out Multiplexed with General purpose I/O | | | | | 61 | SENSE_NEG | Analog I/O | Port sense reference | | | | | 62 | AGND2 | GND | Analog ground | | | | | 63 | VPORT_NEG0 | Analog I/O | Port 0 negative voltage feeding | | | | | 64 | PORT_SENSE0 | Analog I/O | Channel current monitoring | | | | | 65 | FET_G0 | Analog I/O | Port 0 – Gate control | | | | | 66 | FET_G1 | Analog I/O | Port 1 – Gate control | | | | | 67 | PORT_SENSE1 | Analog I/O | Channel current monitoring | | | | | 68 | VPORT_NEG1 | Analog I/O | Port 1 negative voltage feeding | | | | | 69 | VPORT_NEG2 | Analog I/O | Port 2 negative voltage feeding | | | | | 70 | PORT_SENSE2 | Analog I/O | Channel current monitoring | | | | | 71 | FET_G2 | Analog I/O | Port 2 – Gate control | | | | | 72 | FET_G3 | Analog I/O | Port 3 – Gate control | | | | | 73 | PORT_SENSE3 | Analog I/O | Channel current monitoring | | | | | 74 | VPORT_NEG3 | Analog I/O | Port 3 negative voltage feeding | | | | | 75 | VPORT_NEG4 | Analog I/O | Port 4 negative voltage feeding | | | | | 76 | PORT_SENSE4 | Analog I/O | Channel current monitoring | | | | | 77 | FET_G4 | Analog I/O | Port 4 – Gate control | | | | | 78 | FET_G5 | Analog I/O | Port 5 – Gate control | | | | | 79 | PORT_SENSE5 | Analog I/O | Channel current monitoring | | | | | 80 | VPORT_NEG5 | Analog I/O | Port 5 negative voltage feeding | | | | # **8 Ports Power Over Ethernet Manager** #### **DATASHEET** ### **CONFIGURATION PINS** There are two main configuration pins utilized in the PD69008 (as shown in Figure 3) which configure the operation mode of the chip and the communication addresses (SPI and I<sup>2</sup>C). **Figure 3: Electronic Connection of Configuration Pins** ### ASIC\_INI PoE Device's configuration is performed via the ASIC\_INI pin, as shown in the following table. The ASIC\_INI analog signal is converted into a 10-bit register (A/D). Once a hard Reset pulse is detected, the data is latched into an internal mode register. | Step | Minimum<br>Voltage | Maximum<br>Voltage | Mode | E-SPI<br>Address<br>(B2-B0) | Description | |------|--------------------|--------------------|--------|-----------------------------|-----------------------------------------------------------------| | 0 | 0 | 0.14 | Master | 000 | Stand Alone Master Mode configuration – power management master | | 1 | 0.19 | 0.29 | Slave0 | 000 | Set the E-SPI address in Stand Alone Slave & macro Modes | | 2 | 0.35 | 0.44 | Slave1 | 001 | Set the E-SPI address in Stand Alone Slave & macro Modes | | 3 | 0.51 | 0.6 | Slave2 | 010 | Set the E-SPI address in Stand Alone Slave & macro Modes | | 4 | 0.67 | 0.75 | Slave3 | 011 | Set the E-SPI address in Stand Alone Slave & macro Modes | | 5 | 0.83 | 0.9 | Slave4 | 100 | Set the E-SPI address in Stand Alone Slave & macro Modes | | 6 | 0.99 | 1.06 | Slave5 | 101 | Set the E-SPI address in Stand Alone Slave & macro Modes | | 7 | 1.15 | 1.21 | Slave6 | 110 | Set the E-SPI address in Stand Alone Slave & macro Modes | | 8 | 1.3 | 1.36 | Slave7 | 111 | Set the E-SPI address in Stand Alone Slave & macro Modes | | 9-15 | 2.35 | 2.5 | Manual | 000 | Internal use only – debug mode | Notes: In the Auto mode – the PD69008 communicates with the Host via the I<sup>2</sup>C bus. In the other modes – the PD69008 is communicates with the controller via the ESPI bus or I<sup>2</sup>C # 8 Ports Power Over Ethernet Manager #### **DATASHEET** ### I2C\_ADDRESS A standard I<sup>2</sup>C interface is used to communicate between the PD69008 and the Host controller in Auto Mode, with a bit-rate of up to 400 kb/s. The I<sup>2</sup>C address is determined by the I<sup>2</sup>C INI and ASIC INI pins as shown in the below tables: The I<sup>2</sup>C address is created by the following register: MSB LSB | 4 bit based on I <sup>2</sup> C INIT | | | 3 bit based on ASIC INI | | | | |--------------------------------------|----|----|-------------------------|----|----|----| | Voltage Level | | | Voltage Level | | | | | A4 | A3 | A2 | A1 | B2 | B1 | B0 | | ASIC_INI<br>Voltage Level | B2, B1, B0 | |-------------------------------------|--------------| | 0 to 15 according to ASIC_INI table | ESPI address | | I2C Address<br>Step | I2C_INI Voltage Level (Volt) | | I2C_INI Internal Register<br>(A4-A1) | Notes | |---------------------|------------------------------|------|--------------------------------------|-------------------------------------------| | | MIN | MAX | | | | 0 | 0 | 0.14 | 0000 | General call address – Should not be used | | 1 | 0.19 | 0.29 | 0001 | | | 2 | 0.35 | 0.44 | 0010 | | | 3 | 0.51 | 0.6 | 0011 | | | 4 | 0.67 | 0.75 | 0100 | | | 5 | 0.83 | 0.9 | 0101 | | | 6 | 0.99 | 1.06 | 0110 | | | 7 | 1.15 | 1.21 | 0111 | | | 8 | 1.3 | 1.36 | 1000 | | | 9 | 1.46 | 1.51 | 1001 | | | 10 | 1.62 | 1.67 | 1010 | | | 11 | 1.78 | 1.82 | 1011 | | | 12 | 1.94 | 1.97 | 1100 | | | 13 | 2.05 | 2.13 | 1101 | | | 14 | 2.25 | 2.28 | 1110 | | | 15 | 2.35 | 2.5 | 1111 | | # 8 Ports Power Over Ethernet Manager #### **DATASHEET** ### **BLOCK DIAGRAM** The PD69008 PoE Manager (see Figure 4) complies with all the IEEE standard 802.3at detection requirements. The PD69008 is built around two major sections: - 1. A common Digital section that serves all eight channels - 2. Eight separate identical channels for driving ports Figure 4: PD69008 - PoE Manager Block Diagram # COMMUNICATION I/O The PD69008 incorporates two communication interfaces. The first interface is an SPI bus which connects the PD69008 devices to each other, or to the external Controller. The second interface is an I<sup>2</sup>C utilized to communicate with Host. Both interfaces send the contents of the internal registers between the PD69008 logic and the PoE Controller. LEDs indication circuit is supported by using the LED Stream Data bus (LSD). ### **POWER MANAGEMENT** Receives data from the PoE sequencer and distribute total power to all relevant ports according to priority levels, depending on the system's total power. # 8 Ports Power Over Ethernet Manager ## DATASHEET #### **DETECTION** The PoE Controller or the PoE sequencer generates a request to apply separate voltage levels to the output port. A measurement circuit monitors the difference between the various levels. Voltage differences are compared with values stored in the registers. By comparing these values, the system can determine whether to enable a port or not. #### CLASSIFICATION Upon request from the PoE Controller or from the PoE sequencer, the state machine applies a regulated Class Event and Mark Event voltages to the ports as required by the IEEE standard. The current is measured by comparing the real current flow with a number of preset thresholds; in this manner the class is verified. ### **OVERLOAD** This block senses when port current exceeds the maximum current level as specified in the IEEE-802.3at standard, and disconnects the port if required. #### AC DISCONNECT The system applies a sinusoidal signal to the positive port terminal. The voltage developed on the port terminals is proportional to the load's value. If the load is high, the AC component riding on the port terminals is low. If the load is low, the AC component is high. A dedicated circuit measures the AC component level and compares it with a pre-defined value stored in a register. Based on the comparison's results, the system determines whether to disable a port or not. ### DC DISCONNECT This block senses when the port current drops below 7.5 mA. If this is the case, timers in the Channel RT Controller start counting. The Channel RT Controller acts in accordance with pre-programmed thresholds limits and time windows, prior to initiating a disconnect status for that port. The circuitry takes into account PDs that modulate their current consumption, disconnecting them only if necessary. ### POWER ON RESET (POR) The POR Monitors the internal DC levels; if these voltages drop below specific thresholds, a Reset signal is generated and the PD69008s are reset via the RESET N pin. ### C/DC CIRCUIT This circuit produces 2.5V and 3.3v, derived from the main supply. # REAL TIME PROTECTION This circuitry performs all real time measurements and sends the results to the logic circuitry in order to determine whether to disconnect a port or not. # 8 Ports Power Over Ethernet Manager #### **DATASHEET** #### **CURRENT LIMIT** This circuit continuously monitors the current of powered ports and limits the current to a specific value in cases where an over load occurs. If the current exceeds a specific level, the system starts measuring the elapsed time. If this time period is greater than a preset threshold, the port is disconnected. #### LMCU CONTROLLER The LMCU has an integrated CPU, RAM and ROM memories. Certain major functions are managed by the LMCU core running the SW from the ROM. ### TYPICAL APPLICATION The PD69008 can be integrated into a number of applications such as daughter boards, Ethernet switches or routers. Examples of such applications are described below: Integrated directly into a switch: Facilitates entire PoE concept by including the IC(s) on the main switch's PCB. <u>Daughter board add-on:</u> The IC is integrated into a small dedicated PoE PCB, mounted on top of the switch's main PCB or into a DIMM module. Integrated into an RJ45 connector: Saves space on the main board and creates small differences between the PoE and non-PoE versions of a switch. <u>Midspans:</u> Stand-alone devices, installed between the Ethernet switch and the PDs (Powered Devices) such as telephones, cameras, wireless LANs, etc. These Midspans include the PD69008 IC as a PoE control element, destined to inject power over the communication lines Figure 5 and Figure 6 provide examples of basic applications of the PD69008 in an AC Disconnect Mode and the DC Disconnect Mode: # 8 Ports Power Over Ethernet Manager Figure 5: Basic Application with AC Disconnect Support Figure 6: Basic Application with DC Disconnect Support # 8 Ports Power Over Ethernet Manager #### **DATASHEET** The information contained in the document is PROPRIETARY information of Microsemi and cannot be copied, published, uploaded, posted, transmitted, distributed or disclosed or used without the express duly signed written consent of Microsemi If the recipient of this document has entered into a disclosure agreement with Microsemi, then the terms of such Agreement will also apply. This document and the information contained herein may not be modified, by any person other than authorized personnel of Microsemi. No license under any patent, copyright, trade secret or other intellectual property right is granted to or conferred upon you by disclosure or delivery of the information, either expressly, by implication, inducement, estoppels or otherwise. Any license under such intellectual property rights must be approved by Microsemi in writing signed by an officer of Microsemi. Microsemi reserves the right to change the configuration, functionality and performance of its products at anytime without any notice. This product has been subject to limited testing and should not be used in conjunction with life-support or other mission-critical equipment or applications. Microsemi assumes no liability whatsoever, and Microsemi disclaims any express or implied warranty, relating to sale and/or use of Microsemi products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. The product is subject to other terms and conditions which can be located on the Web at http://www.microsemi.com/legal/tnc.asp #### Revision History | Revision Level / Date | Para. Affected | Description | |-----------------------|----------------|-------------------------------------| | 0.1 / 15 June 2008 | - | Initial Preliminary Release | | 0.2 / 25 June 2008 | - | Modifications in the whole document | | 0.3 / 15 July 2008 | - | Modifications in the whole document | | 0.3 / 29 Jul 2010 | - | Changing catalog numbers metrology | | 0.4 / 14 Octl 2010 | - | Update FET_Gx limits | | 1.0 / 18 Nov 2010 | Whole document | Changing template | | 1.1 / 31-Jan-2011 | | Rotating package pin out figure | # © 2011 Microsemi Corp. All rights reserved. For technical support contact: sales AMSG@microsemi.com Cat. No. DS\_PD69008