# 2Gb LPDDR (2 x 32Mx32) ## **FEATURES** - Package: - 152 Plastic Ball Grid Array (PBGA), 14 x 14 mm - 0.65 mm pitch - 1.28 mm max thickness - Micron<sup>®</sup> LPDDR components - RoHS-compliant, "green" package - Space-saving multichip package/package-on-package combination - V<sub>DD</sub>/V<sub>DDQ</sub> Low-voltage operation (1.8V) - Commercial and industrial temperature ranges - Same footprint as Micron<sup>®</sup> MS46H64M32L2CG/KZ - Bidirectional data strobe per byte of data (DQS) - Internal, pipelined double data rate (DDR) architecture; two data accesses per clock cycle - Differential clock inputs (CK and CK#) - Commands entered on each positive CK edge - DQS edge-aligned with data for READs; center-aligned with data for WRITEs - 4 internal banks for concurrent operation - Data masks (DM) for masking write data—one mask per byte - Programmable burst lengths (BL): 2, 4, 8, or 16 - Concurrent auto precharge option is supported - Auto refresh and self refresh modes - 1.8V LVCMOS-compatible inputs - Partial-array self refresh (PASR) - Deep power-down (DPD) - Status read register (SRR) - Selectable output drive strength (DS) - Clock stop capability - 64ms refresh ### GENERAL DESCRIPTION Microsemi MS46H64M32L2SB package-on-package (PoP) MCP product combines two Mobile LPDRAM devices in a single MCP. This product targets mobile applications with low-power, high-performance, and minimal package-footprint design requirements. Each 1Gb Mobile low-power DDR SDRAM is a high-speed CMOS, dynamic random-access memory. It is internally configured as a quad-bank DRAM. Each of the x32's 268M-bit banks is organized as 8,192 rows by 1,024 columns by 32 bits. #### NOTES: - Complete functionality is described throughout the document; any page or diagram may have been simplified to convey a topic and may not be inclusive of all requirements. - 2. Any specific requirement takes precedence over a general statement. - \* This product is under development, is not qualified or characterized and is subject to change without notice. Micron® is a registered trademark of Micron Technology, Inc. ### TABLE 1 - CONFIGURATION ADDRESSING - 2 x 1Gb | Architecture | 2 x 32 Meg x 32 | |-------------------|------------------------------| | Configuration | 8 Meg x 32 x 4 banks x 2 die | | Refresh count | 8K | | Row addressing | 8K A[12:0] | | Column addressing | 1K A[9:0] | ### FIGURE 1 - PIN CONFIGURATION ## **TOP VIEW** 2 1 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 NC NC (DM1) (DQ13) (DQ15) (DQ10) (DQ12) (DQ16) (DQ19) CK (DM2) (DM3) (DQS3 NC NC Α Α (VDDQ) Vss (VDDQ (DQ21 (DQ20) ( NC NC (DQ6 (DQ7) (DQ14) (DQS1) (DQ11) (DQ8) (DQ17) (DQ18) CK# (DQ23) (DQ22) (DQ28) NC NC В (VDDQ (DQ9 (DQS2) В (DQS0) C (Vssq) (DQ24) (DQ26) C (DQ3) (DQ5) (DQ29) (DQ25) D D Ε (DQ0) (DQ1) (DQ27) (DQ31) Ε F $(v_{ssq})$ $(V_{DDQ})$ Vssq (V<sub>DDQ</sub>) F (DQ4 (DQ30) (DQ2) A0 G G (DMO) (vss) Vss V<sub>DD</sub> Н Η (V<sub>DD</sub> ( NC A2 ( A3 J J (NC) NC A1 A9 K K (NC (VDDQ) NC (V<sub>SSQ</sub>) L L NC $V_{\text{SS}}$ Α7 A6 M M (NC DNU A8 A11 Ν Ν NC NC (Vss V<sub>DD</sub> Р Ρ (NC Vss A5 A12 R R (NC) (DNU) (CS0#) (CS1#) Т Τ (NC NC (CAS#) A4 U U NC NC BA1 (RAS#) ٧ ٧ NC NC $(V_{SSQ}$ (V<sub>DDQ</sub> W W NC NC NC NC NC (DNU) (NC) (NC) (NC (Vss (RFU) (CKE1) (CKE0) (A10) (WE#) (NC (Vss (V<sub>DD</sub> (Vss (Vssq NC. Y Υ NC NC (NC TQ (RFU)NC NC NC NC (DNU Vss (V<sub>DD</sub> Vss $(V_{DDQ}$ $V_{DD}$ (BA0) (V<sub>DDQ</sub>) NC NC. AA AA 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 NOTE: Ball AA15 is reserved for A13 and ball Y12 is reserved for A14 for future densities ## FIGURE 2 - FUNCTIONAL BLOCK DIAGRAM #### NOTE: Throughout this data sheet, various figures and text refer to DQs as "DQ." DQ should be interpreted as any and all DQ collectively, unless specifically stated otherwise. The x32 LPDDR is divided into 4 bytes. For DQ[7:0], DM refers to DM0 and DQS refers to DQS0. For DQ[15:8], DM refers to DM1 and DQS refers to DQS1. For DQ[23:16], DM refers to DM2 and DQS refers to DQS2. For DQ[31:24], DM refers to DM3 and DQS refers to DQS3. ## **TABLE 2 - BALL DESCRIPTIONS** | Symbol | Туре | Description | |------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[12:0] | Input | Address inputs: Specifies the row or column address. Also used to load the mode registers. The maximum LPDDR address is determined by density and configuration. | | BA0, BA1 | Input | Bank address inputs: Specifies one of the 4 banks. | | CAS# | Input | Column select: Specifies which command to execute. | | CK, CK# | Input | CK is the system clock. CK and CK# are differential clock inputs. All address and control signals are sampled and referenced on the crossing of the rising edge of CK with the falling edge of CK#. | | CKE0, CKE1 | Input | Clock enable: CKE0, CKE1 | | CS0#, CS1# | Input | Chip select: CS0#, CS1# | | DM[3:0] | Input | Data mask: Determines which bytes are written during WRITE operations. | | RAS# | Input | Row select: Specifies the command to execute. | | WE# | Input | Write enable: Specifies the command to execute. | | DQ[31:0] | Input/output | Data bus: Data inputs/outputs. | | DQS[3:0] | Input/output | Data strobe: Coordinates READ/WRITE transfers of data; one DQS per DQ byte. | | TQ | Output | Temperature sensor output: TQ HIGH when LPDDR TJ exceeds 85°C. | | $V_{DD}$ | Supply | V <sub>DD</sub> : Core power supply. | | $V_{DDQ}$ | Supply | V <sub>DDQ</sub> : I/O power supply. | | Vssq | Supply | Vssq: I/O ground. | | Vss | Supply | Vss: Core ground. | | DNU | _ | Do not use | | NC | _ | No connect: Not internally connected. | | RFU <sup>1</sup> | _ | Reserved for future use. | Note: 1. Balls marked RFU may or may not be connected internally. These balls should not be used. Contact factory for details. ## **ELECTRICAL SPECIFICATIONS** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### TABLE 3 - ABSOLUTE MAXIMUM RATINGS | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------------|-----------------------------------|------|--------------------------------------------------------|------|-------| | VDD/VDDQ supply voltage relative to Vss/VssQ | V <sub>DD</sub> /V <sub>DDQ</sub> | -1.0 | 2.4 | V | 1 | | Voltage on any pin relative to Vss | V <sub>IN</sub> | -0.5 | 2.4 or (V <sub>DDQ</sub> + 0.3V),<br>whichever is less | V | 1 | | Storage temperature range | _ | -55 | +150 | °C | | NOTE: 1. VDD and VDDQ must be within 300mV of each other at all times. VDDQ must not exceed VDD. ### TABLE 4 - RECOMMENDED OPERATING CONDITIONS | Parameters | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------|------------------|------|------|------|------|-------| | Supply voltage | $V_{DD}$ | 1.70 | 1.80 | 1.95 | V | 6, 7 | | I/O supply voltage | V <sub>DDQ</sub> | 1.70 | 1.80 | 1.95 | V | 6, 7 | | Operating temperature range (Industrial) | _ | -40 | _ | +85 | °C | | | Operating temperature range (Commercial) | _ | 0 | _ | +70 | °C | | ## TABLE 5 - AC/DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS Notes 1–5 apply to all parameters/conditions in this table | Parameter/Condition | Symbol | Min | Max | Unit | Notes | |----------------------------------------------------------------------------------------------------|----------------------|------------------------|------------------------|------|--------------------| | Address and command inputs | | | | | | | Input voltage high | V <sub>IH</sub> | 0.8 × V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.3 | V | 8, 9 | | Input voltage low | V <sub>IL</sub> | -0.3 | 0.2 × V <sub>DDQ</sub> | V | 8, 9 | | Clock inputs (CK, CK#) | | | | | • | | DC input voltage | V <sub>IN</sub> | -0.3 | V <sub>DDQ</sub> + 0.3 | V | 10 | | DC input differential voltage | V <sub>ID(DC)</sub> | 0.4 × V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.6 | V | 10, 11 | | AC input differential voltage | V <sub>ID(AC)</sub> | 0.6 × V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.6 | V | 10, 11 | | AC differential crossing voltage | V <sub>IX</sub> | 0.4 × V <sub>DDQ</sub> | 0.6 × V <sub>DDQ</sub> | V | 10, 12 | | Data inputs | | | | | | | DC input high voltage | V <sub>IH(DC)</sub> | 0.7 × V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.3 | V | 8, 9, 13 | | DC input low voltage | V <sub>IL(DC)</sub> | -0.3 | 0.3 × V <sub>DDQ</sub> | V | 8, 9, 13 | | AC input high voltage | V <sub>IH</sub> (AC) | 0.8 × V <sub>DDQ</sub> | V <sub>DDQ</sub> + 0.3 | V | 8, 9, 13 | | AC input low voltage | V <sub>IL(AC)</sub> | -0.3 | 0.2 × V <sub>DDQ</sub> | V | 8, 9, 13 | | Data outputs | • | | | | • | | DC output high voltage: Logic 1 (IoH = -0.1mA) | Vон | 0.9 × V <sub>DDQ</sub> | - | V | | | DC output low voltage: Logic 0 (IoL = 0.1mA) | VoL | _ | 0.1 × V <sub>DDQ</sub> | V | | | Leakage current | | | | | | | Input leakage current Any input $0V \le V_{IN} \le V_{DD}$ (All other pins not under test = $0V$ ) | lı | -2 | 2 | μА | | | Output leakage current (DQ are disabled; 0V ≤ V <sub>OUT</sub> ≤ V <sub>DDQ</sub> ) | loz | -3 | 3 | μΑ | Notes on next page | Notes on next page ## **ELECTRICAL SPECIFICATIONS (cont'd)** #### NOTES - 1. All voltages referenced to Vss. - 2. All parameters assume proper device initialization. - Tests for AC timing, Icc, and electrical AC and DC characteristics may be conducted at nominal supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified. - 4. Outputs measured with equivalent load; transmission line delay is assumed to be very small: - Timing and I<sub>DD</sub> tests may use a V<sub>IL</sub>-to-V<sub>IH</sub> swing of up to 1.5V in the test environment, but input timing is still referenced to V<sub>DDQ/2</sub> (or to the crossing point for CK/CK#). The output timing reference voltage level is V<sub>DDQ/2</sub>. - Any positive glitch must be less than one-third of the clock cycle and not more than +200mV or 2.0V, whichever is less. Any negative glitch must be less than one-third of the clock cycle and not exceed either –150mV or +1.6V, whichever is more positive. - 7. $V_{DD}$ and $V_{DDQ}$ must track each other and $V_{DDQ}$ must be less than or equal to $V_{DD}$ . - 8. To maintain a valid level, the transitioning edge of the input must: - Sustain a constant slew rate from the current AC level through to the target AC level, V<sub>IL(AC)</sub> or V<sub>IH(AC)</sub>. - 8b. Reach at least the target AC level. - After the AC target level is reached, continue to maintain at least the target DC level, V<sub>IL(DC)</sub> or V<sub>IH(DC)</sub>. - V<sub>IH</sub> overshoot: V<sub>IHmax</sub> = V<sub>DDQ</sub> + 1.0V for a pulse width ≤3ns and the pulse width cannot be greater than one-third of the cycle rate. V<sub>IL</sub> undershoot: V<sub>ILmin</sub> = -1.0V for a pulse width ≤3ns and the pulse width cannot be greater than one-third of the cycle rate. - 10. CK and CK# input slew rate must be ≥1 V/ns (2 V/ns if measured differentially). - 11. VID is the magnitude of the difference between the input level on CK and the input level on CK#. - The value of V<sub>IX</sub> is expected to equal V<sub>DDQ/2</sub> of the transmitting device and must track variations in the DC level of the same. - 13. DQ and DM input slew rates must not deviate from DQS by more than 10%. 50ps must be added to t<sub>DS</sub> and t<sub>DH</sub> for each 100 mV/ns reduction in slew rate. If slew rate exceeds 4 V/ns, functionality is uncertain. ## **TABLE 6 – CAPACITANCE (X32)** Note 1 applies to all the parameters in this table | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------------------------|------------------|-----|-----|------|-------| | Input capacitance: CK, CK# | Сск | TBD | TBD | pF | | | Delta input capacitance: CK, CK# | Срск | TBD | TBD | pF | 2 | | Input capacitance: command and address | Cı | TBD | TBD | pF | | | Delta input capacitance: command and address | C <sub>DI</sub> | TBD | TBD | pF | 2 | | Input/output capacitance: DQ, DQS, DM | C <sub>IO</sub> | TBD | TBD | pF | | | Delta input/output capacitance: DQ, DQS, DM | C <sub>DIO</sub> | TBD | TBD | pF | 3 | ### NOTES: - This parameter is guaranteed by design, not tested. - 2. The input capacitance per pin group will not differ by more than this maximum amount for any given device. - 3. The I/O capacitance per DQS and DQ byte/group will not differ by more than this maximum amount for any given device. ## **ELECTRICAL SPECIFICATIONS - IDD PARAMETERS** ## TABLE 7 - IDD SPECIFICATIONS AND CONDITIONS Notes 1-5 apply to all the parameters/conditions in this table | Parameter/Condition | | Symbol | -5* | -54* | -6 | -75 | Unit | Notes | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------|-----|------|-----|-----|------|--------| | Operating 1 bank active precharge current: $t_{RC} = t_{RC \text{ (MIN)}}$ ; $t_{CK} = t_{CK \text{ (MIN)}}$ ; CKE HIGH between valid commands; Address inputs are switching every 2 clock of inputs are stable | I <sub>DD0</sub> | 110 | 105 | 100 | 70 | mA | 6 | | | Precharge power-down standby current: All banks idle; CKE is LOW; CS is FAddress and control inputs are switching; Data bus inputs are stable | HIGH; tck = tck (MIN); | I <sub>DD2P</sub> | 600 | 600 | 600 | 600 | μA | 7, 8 | | Precharge power-down standby current: Clock stopped; All banks idle; CKE HIGH, CK = LOW, CK# = HIGH; Address and control inputs are switching; Da stable | , | I <sub>DD2PS</sub> | 600 | 600 | 600 | 600 | μА | 7 | | Precharge nonpower-down standby current: All banks idle; CKE = HIGH; CS $t_{CK} = t_{CK (MIN)}$ ; Address and control inputs are switching; Data bus inputs are s | , | I <sub>DD2N</sub> | 18 | 17 | 15 | 12 | mA | 9 | | Precharge nonpower-down standby current: Clock stopped; All banks idle; CCS = HIGH; CK = LOW, CK# = HIGH; Address and control inputs are switching are stable | | I <sub>DD2NS</sub> | 14 | 13 | 8 | 8 | mA | 9 | | Active power-down standby current: 1 bank active; CKE = LOW; CS = HIGH Address and control inputs are switching; Data bus inputs are stable | ; tck = tck (MIN); | I <sub>DD3P</sub> | 3.6 | 3.6 | 3.6 | 3.6 | mA | 8 | | Active power-down standby current: Clock stopped; 1 bank active; CKE = LCCK = LOW; CK# = HIGH; Address and control inputs are switching; Data bus | | I <sub>DD3PS</sub> | 3.6 | 3.6 | 3.6 | 3.6 | mA | | | Active nonpower-down standby: 1 bank active; CKE = HIGH; CS = HIGH; to Address and control inputs are switching; Data bus inputs are stable | c = tck (MIN); | I <sub>DD3N</sub> | 20 | 19 | 18 | 16 | mA | 6 | | Active nonpower-down standby: Clock stopped; 1 bank active; CKE = HIGH; CK = LOW; CK# = HIGH; Address and control inputs are switching; Data bus | | I <sub>DD3NS</sub> | 16 | 15 | 14 | 12 | mA | 6 | | Operating burst read: 1 bank active; BL = 4; CL = 3; $t_{CK} = t_{CK (MIN)}$ ; Continuou lout = 0mA; Address inputs are switching every 2 clock cycles; 50% data cha | | I <sub>DD4R</sub> | 150 | 145 | 140 | 120 | mA | 6 | | Operating burst write: One bank active; BL = 4; tck = tck (MIN); Continuous WRITE bursts; Address inputs are switching; 50% data changing each burst | | | 150 | 145 | 140 | 120 | mA | 6 | | Auto refresh: Burst refresh; CKE = HIGH; Address and control inputs are | t <sub>RFC</sub> = 138ns | I <sub>DD5</sub> | 140 | 140 | 140 | 140 | mA | 10 | | switching; Data bus inputs are stable | trfc = trefi | I <sub>DD5A</sub> | 15 | 15 | 15 | 14 | mA | 10, 11 | | Typical deep power-down current at 25°C: Address and control pins are stable; Data bus inputs are stable | | | 10 | 10 | 10 | 10 | μА | 7, 13 | <sup>\*</sup> Optional speed grades – contact factory for availability. Notes on next page <sup>\*\*</sup> Max current of 1 device – the 2nd device current in non-operating mode to be added for total MCP current. ## **ELECTRICAL SPECIFICATIONS – IDD PARAMETERS (cont'd)** ## TABLE 8 - IDD6 SPECIFICATIONS AND CONDITIONS Notes 1-5, 7, and 12 apply to all the parameters/conditions in this table | Parameter/Condition | Symbol | Standard | Units | | |----------------------------------------------------------------------------------------------------------------|------------------|------------------|-------|----| | Self refresh: | Full array, 85°C | I <sub>DD6</sub> | 1200 | μΑ | | CKE = LOW; $t_{CK} = t_{CK \text{ (MIN)}}$ ; Address and control inputs are stable; Data bus inputs are stable | Full array, 45°C | | 750 | μΑ | | | 1/2 array, 85°C | | 900 | μΑ | | | 1/2 array, 45°C | | 730 | μΑ | | | 1/4 array, 85°C | | 750 | μΑ | | | 1/4 array, 45°C | | 680 | μΑ | | | 1/8 array, 85°C | | 750 | μΑ | | | 1/8 array, 45°C | | 620 | μΑ | | | 1/16 array, 85°C | | 700 | μΑ | | | 1/16 array, 45°C | | 540 | μΑ | #### NOTES: - 1. All voltages referenced to Vss. - Tests for I<sub>DD</sub> characteristics may be conducted at nominal supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified. - Timing and I<sub>DD</sub> tests may use a V<sub>IL</sub>-to-V<sub>IH</sub> swing of up to 1.5V in the test environment, but input timing is still referenced to V<sub>DDQ/2</sub> (or to the crossing point for CK/CK#). The output timing reference voltage level is V<sub>DDQ/2</sub>. - IDD is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time with the outputs open. - IDD specifications are tested after the device is properly initialized and values are averaged at the defined cycle rate. - MIN (t<sub>RC</sub> or t<sub>RFC</sub>) for l<sub>DD</sub> measurements is the smallest multiple of t<sub>CK</sub> that meets the minimum absolute value for the respective parameter. t<sub>RASmax</sub> for l<sub>DD</sub> measurements is the largest multiple of t<sub>CK</sub> that meets the maximum absolute value for t<sub>RAS</sub>. - Measurement is taken 500ms after entering into this operating mode to provide settling time for the tester. - 8. VDD must not vary more than 4% if CKE is not active while any bank is active. - 9. IDD2N specifies DQ, DQS, and DM to be driven to a valid high or low logic level. - CKE must be active (HIGH) during the entire time a REFRESH command is executed. From the time the AUTO REFRESH command is registered, CKE must be active at each rising clock edge until tree later. - This limit is a nominal value and does not result in a fail. CKE is HIGH during REFRESH command period (trac (MIN)) else CKE is LOW (for example, during standby). - 12. Values for IDD6 85°C are guaranteed for the entire temperature range. All other IDD6 values are estimated - 13. Typical values at 25°C, not a maximum value. ## **ELECTRICAL SPECIFICATIONS – AC OPERATING CONDITIONS** ## TABLE 9 - ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS Notes 1–9 apply to all the parameters in this table; $V_{DD}/V_{DDQ} = 1.70-1.95V$ | | | | -! | ō* | -5 | 4* | - | 6 | -75 | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------|---------------------------|--------|---------------------------|--------|---------------------------------------|--------|---------------------------------------|--------|-----------------|---------------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | | CL = 3 | <b>J</b> | 2.0 | 5.0 | 2.0 | 5.0 | 2.0 | 5.5 | 2.0 | 6.0 | | | | Access window of DQ from CK/CK# | CL = 2 | tac | 2.0 | 6.5 | 2.0 | 6.5 | 2.0 | 6.5 | 2.0 | 6.5 | ns | | | | CL = 3 | | 5.0 | _ | 5.4 | _ | 6 | _ | 7.5 | _ | | | | Clock cycle time | CL = 2 | tcĸ | 12 | _ | 12 | _ | 12 | _ | 12 | _ | ns | 10 | | CK high-level width | | tсн | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | tск | | | CK low-level width | | tcL | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | tск | | | CKE minimum pulse width (high and low) | | tcke | 1 | _ | 1 | - | 1 | _ | 1 | _ | tск | 11 | | Auto precharge write recovery + precharge time | | t <sub>DAL</sub> | _ | _ | _ | - | - | _ | - | _ | _ | 12 | | DQ and DM input hold time relative to DQS (fast slew rate) | | t <sub>DHf</sub> | 0.6 | - | 0.6 | - | 0.6 | - | 0.8 | - | ns | 13, 14,<br>15 | | DQ and DM input hold time relative to DQS (slow slew rate) | | t <sub>DHs</sub> | 0.7 | - | 0.7 | - | 0.7 | _ | 0.9 | - | ns | | | DQ and DM input setup time relative to DQS (fast slew rate) | ) | tosf | 0.6 | - | 0.6 | - | 0.6 | - | 0.8 | - | ns | 13, 14,<br>15 | | DQ and DM input setup time relative to DQS (slow slew rate | <del>)</del> | t <sub>DSs</sub> | 0.7 | - | 0.7 | - | 0.7 | _ | 0.9 | - | ns | | | DQ and DM input pulse width (for each input) | | t <sub>DIPW</sub> | 1.8 | _ | 1.9 | - | 2.1 | - | 1.8 | _ | ns | 16 | | | CL = 3 | | 2.0 | 5.0 | 2.0 | 5.0 | 2.0 | 5.5 | 2.0 | 6.0 | ns | | | Access window of DQS from CK/CK# | CL = 2 | togsck | 2.0 | 6.5 | 2.0 | 6.5 | 2.0 | 6.5 | 2.0 | 6.5 | ns | 1 | | DQS input high pulse width | | tDQSH | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tск | | | DQS input low pulse width | | togsl | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tск | | | DQS-DQ skew, DQS to last DQ valid, per group, per access | S | togsq | - | 0.4 | - | 0.45 | - | 0.45 | - | 0.6 | ns | 13, 17 | | WRITE command to first DQS latching transition | | togss | 0.75 | 1.25 | 0.75 | 1.25 | 0.75 | 1.25 | 0.75 | 1.25 | tск | | | DQS falling edge from CK rising – hold time | | t <sub>DSH</sub> | 0.2 | - | 0.2 | - | 0.2 | - | 0.2 | - | tcĸ | | | DQS falling edge to CK rising – setup time | | t <sub>DSS</sub> | 0.2 | - | 0.2 | - | 0.2 | - | 0.2 | - | t <sub>CK</sub> | | | Data valid output window (DVW) | | n/a | tqн - | toqsq | tqн - | toqsq | tqн - | toqsq | tqн - | toqsq | ns | 17 | | Half-clock period | | t <sub>HP</sub> | tcн, tcL | - | tcн, tcL | - | tcн, tcl | - | tcн, tcL | - | ns | 18 | | Date at 1111-15 7 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 11-15 | CL = 3 | | - | 5.0 | - | 5.0 | - | 5.5 | - | 6.0 | ns | 40.00 | | Data-out High-Z window from CK/ CK# | CL = 2 | t <sub>HZ</sub> | _ | 6.5 | _ | 6.5 | - | 6.5 | - | 6.5 | ns | 19, 20 | | Data-out Low-Z window from CK/CK# | | tLZ | 1.0 | - | 1.0 | - | 1.0 | - | 1.0 | - | ns | 19 | | Address and control input hold time (fast slew rate) | | t <sub>IHF</sub> | 0.9 | - | 1.0 | - | 1.1 | - | 1.3 | - | ns | 15, 21 | | Address and control input hold time (slow slew rate) | | t <sub>IHs</sub> | 1.1 | - | 1.2 | - | 1.2 | - | 1.5 | - | ns | | | Address and control input setup time (fast slew rate) | | tisf | 0.9 | - | 1.0 | - | 1.1 | - | 1.3 | - | ns | 15, 21 | | Address and control input setup time (slow slew rate) | | tiss | 1.1 | - | 1.2 | - | 1.2 | - | 1.5 | _ | ns | | | Address and control input pulse width | | tıpw | 2.3 | - | 2.5 | - | 2.6 | - | tıs + tıн | - | ns | 16 | | LOAD MODE REGISTER command cycle time | | t <sub>MRD</sub> | 2 | - | 2 | - | 2 | - | 2 | - | tск | | | DQ-DQS hold, DQS to first DQ to go nonvalid, per access | | t <sub>QH</sub> | thp -<br>t <sub>QHS</sub> | - | thp -<br>t <sub>QHS</sub> | - | t <sub>HP</sub> -<br>t <sub>QHS</sub> | - | t <sub>HP</sub> -<br>t <sub>QHS</sub> | - | ns | 13, 17 | | Data hold skew factor | | tqнs | - | 0.5 | - | 0.5 | - | 0.65 | - | 0.75 | ns | | | ACTIVE-to-PRECHARGE command | | tras | 40 | 70,000 | 42 | 70,000 | 42 | 70,000 | 45 | 70,000 | ns | 22 | | ACTIVE to ACTIVE/ACTIVE to AUTO REFRESH command | period | t <sub>RC</sub> | 55 | - | 58.2 | - | 60 | - | 67.5 | - | ns | | | Active to read or write delay | | trcd | 15 | - | 16.2 | - | 18 | - | 22.5 | - | ns | | | Refresh period | | tref | - | 64 | - | 64 | - | 64 | - | 64 | ms | 28 | <sup>\*</sup> Optional speed grades – contact factory for availability. Notes on next page # **ELECTRICAL SPECIFICATIONS – AC OPERATING CONDITIONS (cont'd)** ## TABLE 9 - ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (cont'd) Notes 1–9 apply to all the parameters in this table; $V_{DD}/V_{DDQ} = 1.70-1.95V$ | | | | -5* | | -5 | 4* | - | 6 | -75 | | | | |------------------------------------------------------------|--------|-------------------|--------|-----|--------|-----|--------|-----|--------|-----|------|--------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Average periodic refresh interval | | t <sub>REFI</sub> | - | 7.8 | _ | 7.8 | _ | 7.8 | - | 7.8 | μs | 23 | | AUTO REFRESH command period | | trfc | 110 | _ | 110 | _ | 110 | - | 110 | - | ns | | | PRECHARGE command period | | t <sub>RP</sub> | 15 | - | 16.2 | _ | 18 | _ | 22.5 | - | ns | | | DQS read preamble | CL = 3 | trpre | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | tcĸ | | | DQS read preamble | CL = 2 | trpre | 0.5 | 1.1 | 0.5 | 1.1 | 0.5 | 1.1 | 0.5 | 1.1 | tcĸ | | | DQS read postamble | | trpst | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tcĸ | | | Active bank a to active bank b command | | t <sub>RRD</sub> | 10 | - | 10.8 | - | 12 | - | 15 | - | ns | | | Read of SRR to next valid command | | tsrc | CL + 1 | - | CL + 1 | - | CL + 1 | - | CL + 1 | - | tcĸ | | | SRR to read | | t <sub>SRR</sub> | 2 | - | 2 | - | 2 | - | 2 | - | tcĸ | | | DQS write preamble | | twpre | 0.25 | - | 0.25 | - | 0.25 | - | 0.25 | - | tcĸ | | | DQS write preamble setup time | | twpres | 0 | - | 0 | - | 0 | - | 0 | - | ns | 24, 25 | | DQS write postamble | | twpst | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tcĸ | 26 | | Write recovery time | | t <sub>WR</sub> | 15 | - | 15 | - | 15 | - | 15 | - | ns | 27 | | Internal WRITE-to-READ command delay | | twr | 2 | _ | 2 | _ | 1 | - | 1 | - | tcĸ | | | Exit power-down mode to first valid command | | txp | 2 | _ | 2 | _ | 1 | - | 1 | - | tcĸ | | | Exit self refresh to first valid command | | txsr | 112.5 | _ | 112.5 | _ | 112.5 | - | 112.5 | - | ns | 28 | | * Ontional speed grades – contact factory for availability | | | | | | | | | | | | | <sup>\*</sup> Optional speed grades - contact factory for availability #### NOTES: - All voltages referenced to V<sub>SS</sub>. - 2. All parameters assume proper device initialization. - Tests for AC timing and electrical AC and DC characteristics may be conducted at nominal supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage ranges specified. - 4. The circuit shown below represents the timing reference load used in defining the relevant timing parameters of the device. It is not intended to be either a precise representation of the typical system environment or a depiction of the actual load presented by a production tester. System designers will use IBIS or other simulation tools to correlate the timing reference load to system environment. Specifications are correlated to production test conditions (generally a coaxial transmission line terminated at the tester electronics). For the half-strength driver with a nominal 10pF load, parameters t<sub>AC</sub> and t<sub>QH</sub> are expected to be in the same range. However, these parameters are not subject to production test but are estimated by design/characterization. Use of lsis or other simulation tools for system design validation is suggested. - The CK/CK# input reference voltage level (for timing referenced to CK/CK#) is the point at which CK and CK# cross; the input reference voltage level for signals other than CK/ CK# is VDDQ/2. - A CK and CK# input slew rate ≥1 V/ns (2 V/ns if measured differentially) is assumed for all parameters. - 7. All AC timings assume an input slew rate of 1 V/ns. - CAS latency definition: with CL = 2, the first data element is valid at (t<sub>CK</sub> + t<sub>AC</sub>) after the clock at which the READ command was registered; for CL = 3, the first data element is valid at (2 × t<sub>CK</sub> + t<sub>AC</sub>) after the first clock at which the READ command was registered. - Timing tests may use a V<sub>IL</sub>-to-V<sub>IH</sub> swing of up to 1.5V in the test environment, but input timing is still referenced to V<sub>DDQ/2</sub> or to the crossing point for CK/CK#. The output timing reference voltage level is V<sub>DDQ/2</sub> - 10. Clock frequency change is only permitted during clock stop, power-down, or self refresh mode. - In cases where the device is in self refresh mode for t<sub>CKE</sub>, t<sub>CKE</sub> starts at the rising edge of the clock and ends when CKE transitions HIGH. - 12. t<sub>DAL</sub> = (twr/tck) + (t<sub>RP</sub>/tck): for each term, if not already an integer, round up to the next highest integer. - Referenced to each output group: For x32, DQS0 with DQ[7:0]; DQS1 with DQ[15:8]; DQS2 with DQ[23:16]; and DQS3 with DQ[31:24]. - 14. DQ and DM input slew rates must not deviate from DQS by more than 10%. If the DQ/DM/ DQS slew rate is less than 1.0 V/ns, timing must be derated: 50ps must be added to t<sub>DS</sub> and t<sub>DH</sub> for each 100 mV/ns reduction in slew rate. If the slew rate exceeds 4 V/ns, functionality is uncertain. - The transition time for input signals (CAS#, CKE, CS#, DM, DQ, DQS, RAS#, WE#, and addresses) are measured between V<sub>IL(DC)</sub> to V<sub>IH(AC)</sub> for rising input signals and V<sub>IH(DC)</sub> to V<sub>IL(AC)</sub> for falling input signals. - 16. These parameters guarantee device timing but are not tested on each device. - 17. The valid data window is derived by achieving other specifications: the (tox/2), tboso, and toh (the tohs). The data valid window derates directly proportional with the clock duty cycle and a practical data valid window can be derived. The clock is provided a maximum duty cycle variation of 45/55. Functionality is uncertain when operating beyond a 45/55 ratio. - thP (MIN) is the lesser of tcl (MIN) and tcH (MIN) actually applied to the device CK and CK# inputs, collectively. - 19. t<sub>HZ</sub> and t<sub>LZ</sub> transitions occur in the same access time windows as valid data transitions. These parameters are not referenced to a specific voltage level, but specify when the device output is no longer driving (t<sub>HZ</sub>) or begins driving (t<sub>LZ</sub>). - 20. $t_{HZ\,(\text{MAX})}$ will prevail over $t_{\text{DQSCK}\,(\text{MAX})}$ + $t_{\text{RPST}\,(\text{MAX})}$ condition. - 21. Fast command/address input slew rate ≥1 V/ns. Slow command/address input slew rate ≥0.5 V/ns. If the slew rate is less than 0.5 V/ns, timing must be derated: tis has an additional 50ps per each 100 mV/ns reduction in slew rate from the 0.5 V/ns. till has 0ps added, therefore, it remains constant. If the slew rate exceeds 4.5 V/ns, functionality is uncertain. - READs and WRITEs with auto precharge must not be issued until tras (MIN) can be satisfied prior to the internal PRECHARGE command being issued. - 23. The refresh period equals 64ms. This equates to an average refresh rate of $7.8125\mu s$ - 24. This is not a device limit. The device will operate with a negative value, but system performance could be degraded due to bus turnaround. - 25. It is recommended that DQS be valid (HIGH or LOW) on or before the WRITE command. The case shown (DQS going from High-Z to logic low) applies when no WRITEs were previously in progress on the bus. If a previous WRITE was in progress, DQS could be HIGH during this time, depending on trees. - 26. The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this parameter, but system performance (bus turnaround) will degrade accordingly. - 27. At least 1 clock cycle is required during twR time when in auto precharge mode. - 28. Clock must be toggled a minimum of two times during the txsR period. ### FIGURE 3 - 152-BALL BGA PACKAGE ### ORDERING INFORMATION ## **OPERATING TEMPERATURE** — I = Industrial Temperature (-40°C to +85°C) C = Commercial Temperature (0°C to +70°C) <sup>\*</sup> Optional speed grades – contact factory for availability. PRFI IMINARY ## **Document Title** 2Gb LPDDR (2 x 32Mx32) ## **Revision History** | Rev# | History | Release Date | Status | |-------|---------------------------|--------------|-------------| | Rev 0 | Changes (Pg. 1-12) | March 2012 | Preliminary | | | 0.1 Create new data sheet | | |